

Date: 14-12-2021

**Duration: 110 minutes** 

Mark: /60

No. of pages including cover:

# **Final Exam**

Semester: Fall 2021/2022

| F | a | C | u | H | h | , |
|---|---|---|---|---|---|---|
|   | u | • | м |   |   | , |

: Faculty of Science

Department

: Math & Computer Science

Division/ program: Computer Science

Course Name : Computer Organization

Course Code: CMPS 343

| Student's Name: | (May) | ID:          |
|-----------------|-------|--------------|
|                 |       |              |
| Section/ Group: |       | Seat Number: |

#### INSTRUCTIONS:

- 1- Any kind of cheating will subject the student to the penalties specified by the University rules
- 2- Exam is open-notes

| Question | Mark | Out of |
|----------|------|--------|
| Obj.     | 10   |        |
| One      | 8    |        |
| Two      | 6    |        |
| Three    | 4    |        |
| Four     | 6    |        |
| Five     | 12   |        |
| Six      | 8    |        |
| Seven    | 6    |        |
| Total    | 60   |        |

| Total marks in letters |  |   |  |  |  |
|------------------------|--|---|--|--|--|
|                        |  | • |  |  |  |
|                        |  |   |  |  |  |
|                        |  |   |  |  |  |
|                        |  |   |  |  |  |
|                        |  |   |  |  |  |
|                        |  |   |  |  |  |

| Examiner's | Name: | Dr. May | Itani |
|------------|-------|---------|-------|
|------------|-------|---------|-------|

Signature:

#### Objective Part – 10 pts

Choose only one answer else no grade will be given. Problems that include calculation show your work,

| 01 |    |      | 0  |
|----|----|------|----|
| () | 1h | 18 2 | '/ |
| ×  | -  | IL U |    |

#### Load halfword

| lh rt | address | 0x21 | rs | rt | Offset |      |
|-------|---------|------|----|----|--------|------|
|       | 0001002 | 6    | 5  | 5  | 16     | - 25 |

a. R- type instruction

b I - type instruction

c. J- type instruction

Q2. Noting that IR=Instruction Register, MBR=Memory Buffer Register, MAR=Memory Address Register, D0=Data Register, PC = Program Counter, SR = Status Register, A0= Address Register, then the fetch-decode-execute cycle involves the following:

a. IR, MBR, MAR, D0 and PC

(b) IR, PC, MBR and MAR

c. SR, PC, MAR and MBR

d. A0,D0,IR and PC

### Q3. A locality principle is that

- a. Variables are mostly local in any program
- b. Program cannot run without local variables
- (c.) Memory references tend to use small fraction of memory locations
- d. Memory references are local to the program

### Q4. A data path is

- a. Path of the data on the main computer bus
- (b) Path of the data between CPU and main memory
- c. Buses inside computers that contain data
- d. ALU and its input and output

#### Q5. A cache hit happens when

- a. Main Memory and hard disk are full
- b. Cache memory is used by huge number of computers
- c. Cache is hit by interrupt request on memory bus
- d.) Memory word is found on cache

### Q6. State whether each of the following is true and/or false

- i. Register-register operations are faster than memory-register operations-----
- j. Assembly language is a readable representation of machine language-
- k. Main reason for using cache memory is that it is cheaper than main memory— Kalse
- I. A pipe-lining is a mechanism of processor-level parallelism----
- m. Instruction Set Architecture has to do with the data path cycle in the CPU -----

## Subjective Part

Question 1 – 8 pts.

Convert the following high level fragment to equivalent MIPS assembly language.

- Steps:
  - Allocate registers to program variables (use convention for method arguments)
  - Produce code for the body of the function.
  - Preserve registers across the procedure call.

```
swap (int v[], int k)
{ int temp;
 temp=v[k];
 v[k]=v[k+1];
            let V = $90 base address
 v[k+1] = temp;
}
   Swap :
        511 $t1, $a1, 2 #t1=4xk
        add $t1, $90, $t1 # +1 has
         lu $t0,0($t1) # temp= v[k]
          IW $t2,4($t1) $ t2=v[k+1]
          SU $ t2, 0 ($t1) # V[K]=$t2
          SW $ to, 4 ($ t1) # v[k+1]=temp
           ir & ra # return to caller
```



In this part we examine how pipelining affects the clock cycle time of the processor. Assume individual stages of the data path have the following latencies:

| IF     | ID     | EX     | MEM    | WB     |  |
|--------|--------|--------|--------|--------|--|
| 200 ps | 150 ps | 120 ps | 190 ps | 140 ps |  |

a. What is the clock cycle time in a single cycle(non-pipelined) processor? Show steps in details.

Same as laterary of la longest instruction.

CC time = 200+ 150+120+190+140 = 800ps

b. What is the **clock cycle time** in a pipelined processor? Show steps in details.

CC = 200ps (pipelined)

c. What is the **latency** of a **sw** instruction in a **non-pipelined(single cycle)** processor? Show steps in details.

Sw has 4 stages IF, IP, EX, MEMlatency = 200 + 150 + 120 + 190 = 660 psSw

d. What is the latency of **branch** instruction in a **pipelined** processor? Show steps in details.

(reglecting NOPs) = 600ps

With NOPs: All take 5 stages = 1000ps.

### Question 3-4pts.

Assume the distribution of instructions that run on the processor is:

| ALU | 45% |  |
|-----|-----|--|
| BEQ | 10% |  |
| LW  | 20% |  |
| SW  | 25% |  |

What are the hardware functional units used by the branch instruction?

I-MEM Register File

What is the utilization of the register block?

100% utilization All instructions use register block.

What is the utilization of data memory?

INX SW use data Mam 20+25 = 45% viligation

## Question 4—6pts.

Given the following sequence of instructions:

lw \$s2, 0(\$s1) lw \$s1, 40(\$s6) sub \$s6, \$s1, \$s2 add \$s6, \$s2, \$s2 or \$s3, \$s6, \$zero sw \$s6, 50(\$s1)

I3 depends on I (\$52) I 3 depends on I 2 (\$51) add \$s6, \$s2, \$s2
or \$s3, \$s6, \$zero
Sw \$s6, 50(\$s1)

A data dependence is a dependence of one instruction B on another instruction A

[55]

because the value produced by A is read by B.

List all data dependencies. When listing data dependencies, you need to mention A, B, and the location (in this case, the register that causes the dependence).

I6 depends on I2 (\$51)
I6 depends on I4 (\$56)

I 3 depends on II (\$52) E PREVIOUS PACIE

For the first three instructions in the sequence above, complete the pipeline diagram below (instructions on the left, cycles on top). Insert the characters IF, ID, EX, MEM, WB for each instruction in the boxes.

Label all data stalls (Draw an X in the box).

|    | T1 | T2 | T3 | T4  | T5 | T6  | T7 | T8  | T9 | T10 | T11 | T12 | T13 | T14 | T15 |
|----|----|----|----|-----|----|-----|----|-----|----|-----|-----|-----|-----|-----|-----|
| I1 | IF | ID | EX | MEM | WB |     |    |     |    |     |     |     |     |     |     |
| 12 |    | iF | 10 | EX  | MA | 1WR |    |     |    |     |     |     |     |     |     |
| I3 |    | •  | IF | X   | Y  | TID | EX | NOP | WR |     |     |     |     |     |     |



Assume that data memory is all zeros and that the processor's registers have the following values before execution of the given sequence of instructions.

| R1 | R2 | R3 | R4 | R5 | R6 | R7 |
|----|----|----|----|----|----|----|
| 2  | 4  | 6  | 8  | 5  | 6  | 7  |

Execute the following instructions by filling the empty box with relevant values that will be set/generated during execution in the first four cycles of a pipelined processor. Assume instruction addresses are given in decimal notation.

4: lw R2, 9(R1)

8: sub R10, R2, R3

12: and R11, R4, R5

16: or R12, R6, R7

### Cycle 1



Cycle 2





### Question 6—8pts.

For this question, you are given a 16-byte cache (initially empty). For each of the given cache configurations show the result of memory accesses (sequence of hits and misses) given the following sequence of block addresses: 2, 8, 2, 6, 5, 8

1. 2-byte blocks, direct mapped (8 blocks)

| Block Address | Cache Block |
|---------------|-------------|
| 2             | 2 mod 8 - 2 |
| 5             | 5 mod 8 = 5 |
| 6             | 6 mod 8 = 6 |
| 8             | 8 mod 8 = 0 |

| Address of | Merce and the second |      |
|------------|----------------------|------|
| memory     |                      |      |
| block      |                      |      |
| accessed   |                      |      |
| 2          | miss                 |      |
| 8          | miss                 |      |
| 2          | hat                  |      |
| 6          | miss                 |      |
| 5          | mic S                |      |
| 8          | hit                  | (12) |

2. 2-byte blocks (Cache has 8 blocks), 2-way set associative

| Block Address | Cache Set    |
|---------------|--------------|
| 2             | 2 mod 4 = 2  |
| 5             | 5 mad 4 = 1  |
| 6             | ton-20 4- 9  |
| 8             | 8 m 20 4 = 0 |

| Address of memory block |           |
|-------------------------|-----------|
| accessed                |           |
| 2                       | MISS      |
| 8                       | miss      |
| 2                       | h?+       |
| 6                       | mics      |
| 5                       | mics 1 -1 |
| 8                       | hit       |

3. 2-byte blocks, fully associative (8 blocks)

| Address of memory block accessed |      |
|----------------------------------|------|
| 2                                | miss |
| 8                                | miss |
| 2                                | h? t |
| 6                                | mks  |
| 5                                | mics |
| 8                                | hit  |

### Question 7—6pts.

Consider the following C++ code.

```
void guess(int arr[], int n)
for(int i=0 ; i<n ; i=i+1)
arr[i] = i+1;
```

Assume you generated MIPS assembly code for the C++ code using two different compilers. Compiler 1 generated the code in the first column while compiler 2 generated the code in the second column.

|       | Compiler 1               |       | Compiler 2           |  |
|-------|--------------------------|-------|----------------------|--|
|       | add \$t0, \$zero, \$zero |       | sll \$a1, \$a1, 2    |  |
|       | add \$t1, \$zero, \$zero |       | sll \$t3, \$zero, 2  |  |
| loop: | bge \$t1, \$a1, back     |       | sll \$t1, \$zero, 2  |  |
| •     | sll \$t2, \$t1, 2        |       | bge \$t1, \$a1, back |  |
|       | add \$t2, \$t2, \$a0     | loop: | add \$t2, \$t1, \$a0 |  |
|       | addi \$t3, \$t1, 1       |       | addi \$t3, \$t3, 1   |  |
|       | sw \$t3, 0(\$t2)         |       | sw \$t3, 0(\$t2)     |  |
|       | addi \$t1, \$t1, 1       |       | addi \$t1, \$t1, 4   |  |
|       | j loop                   |       | blt \$t1, \$a1 loop  |  |
| back: | jal \$ra                 | back: | jal \$ra             |  |

Assume arithmetic/logic instructions require 2 cycles to execute, loads 5 cycles, branches 3 cycles, and jumps 1 cycle.

Fill the table below with the number of instructions of each type that will be executed by the code generated by compiler 1 and by compiler 2 when the function guess(arr, 100) is invoked.

| Instruction Type | Compiler 1 Code | Compiler 2 Code |
|------------------|-----------------|-----------------|
| Arithmetic/logic | 402             | 303             |
| Loads            | 100             | 100             |
| Branches         | 100             | 101             |
| Jumps            | 101             |                 |

Compute the average number of clock cycles per instruction (CPI) for each version of the program

Average CPI compiler 1: 
$$(402 \times 2 + 100 \times 5 + 101 \times 3 + 101 \times 1)/453$$
  
Average CPI compiler 2:  $(303 \times 2 + 100 \times 5 + 101 \times 3 + 1 \times 1)/505$ 

Which version of guess() is faster if you run it on a 1 GHz processor and by how

M2 1708 1708 = 1.209 121% 10/10

PM2 10/10

PM2 Completed to 2 botter