

DIGITAL SYSTEM
DESIGN
APPLICATION
PROJECT 5

### SR LATCH WITH NAND GATE

• Truth table and Circuit diagram





#### Characteristic and inverse characteristic functions

• Verilog code and Simulation results

```
module SR(
  input S,R,
  output Q,Qn );
  wire s_out;
  wire r_out;
  nand nand1(s_out,S,r_out);
  nand nand2(r_out,R,s_out);
  assign Q=s_out;
```

|       |       | 0 000 ns |                   |       |       |                  |       |
|-------|-------|----------|-------------------|-------|-------|------------------|-------|
| Name  | Value | 0 ns     | <sub>1</sub> 5 ns | 10 ns | 15 ns | <sub>20</sub> ns | 25 ņs |
| ¹⊌ Q  | 1     |          |                   |       |       |                  |       |
| ¹⊌ Qn | 1     |          |                   |       |       |                  |       |
| ₩R    | 0     |          |                   |       |       |                  |       |
| ₩s    | 0     |          |                   |       |       |                  |       |
|       |       |          |                   |       |       |                  |       |

## RTL and Technology Schematics





We done SR latch. SR latch have mermory so we can create sequential circuit with SR latch. We can do SR latch with nor gate this is other section. Our circuit not include enable input but we can do this.

#### **D FLIP FLOP**

• Truth table and Circuit diagram,





- Characteristic and inverse characteristic functions,
- Verilog code and Simulation results

```
module D (
input CLK,D,
output Q,Qn);

wire a_out,b_out,dn;
not not1 (dn,D);
nand nand3(a_out,D,CLK);
nand nand4(b_out,dn,CLK);
```



• RTL and Technology Schematics





• Path with the longest delay and its delay time Explain



We 4 path. This path delay time 4.923. this path delay is longest. Because this path ways longest long wire = delay.

### **MASTER -SLAVE D FLİP FLOP**

• Add the circuit diagram to your report.



• Explain how Master-Slave D-Flip Flop works. What is the difference from the previous D-FF.

Master slave have 2 D flip flop. And one input D other is clock. Clock what gives first gives other inverse. So we can understand that posede or negede trigger.

• Which edge of the clock signal affects the output? Explain.

Negative. Because when clock 1 master flip flop Works and D2 is 1 but clock sent 0 to slave flip flop so dont work.but negative edge from 1 to 0 clk sent slave flip flop 1 and slave flip flop work with previous D .

• Verilog code and Simulation results.





# **D FLIP FLOP BEHAVIORAL DESIGN**

## Verilog code

```
module D_behav(
  input CLK,D,
  output reg Q,Qn);
  reg FF;
  always @(posedge CLK)
   begin
    Q<= D;
    Qn<=!D;
  end</pre>
```

# Rtl and technology schemaics





### 8-BIT REGISTER

• Verilog code and Simulation results.

```
module bit(
input [7:0]IN,
input CLK,CLEAR,
output reg [7:0]OUT);

always @(posedge CLK or posedge CLEAR)
begin

if (CLEAR == 1'b1)
OUT=8'd0;
```



## RTL and Technology Schematics





Explain how you define a 4x8-bit register array in Verilog.

### **BLOCK RAM**

• Verilog code and Simulation results.



Investigate and explain the Block RAM ports.

• Investigate and explain the structure of .coe file.

### **SLIDING LEDS**

Verilog code and Simulation results.

```
module sliding_leds
( input clk,
  input rst,
 input [1:0]SW,
 output reg [15:0]LED);
 reg clk2=1;
  parameter MAX_CNT_DEST = 5000000;
  reg [$clog2(MAX_CNT_DEST)-1:0]counter=0;
  always@(SW)
    case(SW)
    2'b00,2'b01: counter <= MAX_CNT_DEST;
    2'b10: counter <= MAX_CNT_DEST/2;
    2'b11: counter <= MAX_CNT_DEST/5;
  reg [$clog2(MAX_CNT_DEST)-1:0]counter2=0;
  always@(posedge clk)
    if(counter2 == counter)
      clk2 <= ~clk2;
      counter2 <= 0;
    else begin
      counter2 <= counter2 +1;</pre>
  reg[3:0]cntr=0;
  always@(posedge clk2 or posedge rst)
  begin
    if(rst)begin
      LED <= 16'b0000000000000001;
    else if(SW==0) begin
      LED <= LED;
    else begin
      if(cntr == 15) begin
```



• Utilization report and critical path slack.

