# Introduction

The Advanced High-performance Bus (AHB) protocol is a crucial part of ARM's AMBA (Advanced Microcontroller Bus Architecture) family. It is designed to facilitate high-speed and efficient communication between performance-critical components in an SoC (System-on-Chip). The AHB protocol supports multiple masters and slaves, providing a shared bus that can handle complex SoC configurations with optimized data throughput. In this guide, we'll dive deep into the AHB protocol's architecture, signal interactions, data flow, and practical implementation strategies, offering a comprehensive understanding for designers aiming to integrate AHB into high-performance SoCs.



Fig 01: AMBA Components

## Overview of the AHB Protocol

The AHB protocol is a high-performance bus system that operates in a centralized, shared architecture where master devices initiate transactions and slave devices respond. AHB provides a unified solution for memory-mapped peripherals, CPU interfaces, and high-performance subsystems in an SoC. It is designed to ensure low-latency communication, pipelined operations, and support for burst transfers, making it ideal for high-throughput systems.



Fig 02: AMBA SOC/Chiplet

# **Key Features of AHB**

The AHB protocol offers several key features that contribute to its high performance and efficiency in modern SoC designs:

# 1. Single-Clock Edge Operation

All components on the bus are synchronized using a single clock edge, simplifying timing analysis and reducing complexity in design. This feature helps ensure consistent and reliable data transfers across the bus.

### 2. Burst Transfers

The burst transfer mode enables the transfer of multiple data words within a single transaction. This reduces the overhead associated with multiple individual transactions, improving overall throughput.

# 3. Pipelined Operation

The pipelined architecture of AHB allows address and data phases to overlap, significantly enhancing bus efficiency. This approach ensures that new address phases can begin before the previous data phase has completed, maximizing bus utilization.

# 4. Split Transactions

AHB supports split transactions, allowing a slave to release the bus while performing a long operation. This enables other transactions to proceed, improving overall system efficiency by reducing bottlenecks in high-latency operations.

# 5. Multiple Masters and Slaves

AHB allows for multiple masters (e.g., CPUs, DMA controllers) to initiate transactions, with a central arbiter controlling bus access. Multiple slave devices (e.g., memories, I/O devices) respond to the requests from masters, ensuring a flexible and scalable architecture.

# Proposed Architecture:

I have Proposed a design where 4 devices will be acting as a master and 4 will be acting as a slave on the BUS. Master devices will request for BUS control, among which only will be granted access to bus at a single time. The slave is selected based on address last two bits.



Fig 03: Proposed AHB protocol Block Diagram

# **AHB Signal Descriptions**

The AHB protocol uses a variety of signals to manage communication between master and slave devices. Understanding these signals is crucial for designing efficient AHB-based systems.

# 1. Clock and Reset Signals

HCLK: The clock signal that synchronizes all operations across the bus.

HRESETn: Active-low reset signal used to initialize all components connected to the bus.

# 2. Arbitration and Control Signals

HBUSREQx: Bus request signals from master devices requesting access to the bus. Each master has its own bus request signal.

HGRANTx: Bus grant signals from the arbiter to a master, granting access to the bus. Each master has its own grant signal.

HLOCKx: Signals from a master to indicate that the master is locking the bus to complete a series of transactions without interruption.

# 3. Address and Control Signals

HADDR: The address bus used by the master to specify the memory or peripheral location for the transaction.

HTRANS: Transaction type signal, which can indicate whether the current transaction is an IDLE, BUSY, NONSEQ (non-sequential), or SEQ (sequential) transfer.

HWRITE: A control signal that indicates the direction of the data transfer. When high, the operation is a write; when low, it is a read.

HSIZE: This signal specifies the size of the transfer, such as a byte, half-word, or word.

HBURST: Indicates the burst type (SINGLE, INCR, WRAP4, etc.), controlling how many data transfers occur in a single transaction.

HPROT: A protection signal that conveys privilege, security, and cacheability information for the current transfer.

## 4. Data Signals

HWDATA: The write data bus, used by the master to send data to the slave during a write operation.

HRDATA: The read data bus, used by the slave to send data back to the master during a read operation.

## 5. Status and Handshaking Signals

HREADY: A handshaking signal used by the slave to indicate whether it is ready to complete the current data transfer. A high HREADY signal allows the master to proceed with the next transaction.

HRESP: The response signal from the slave to indicate the status of the transaction. This can signal whether the transfer was successful (OKAY) or encountered an error (ERROR). A split or

retry response may also be given.

# AHB Data Flow and Handshaking Mechanism

AHB transactions are divided into distinct phases: arbitration phase, address phase, data phase, and response phase. Each phase has a well-defined role in ensuring efficient data transfers between master and slave devices.

#### 1. Arbitration Phase

Masters request access to the bus using the HBUSREQx signal, and the arbiter grants access using HGRANTx. The arbiter typically implements a round-robin or priority-based scheme to ensure fair access to the bus.

#### 2. Address Phase

The master sends the address and control signals (HADDR, HTRANS, HSIZE, HBURST, and HWRITE) to the slave during this phase. The HTRANS signal indicates whether the transaction is sequential or non-sequential, and HWRITE specifies whether the operation is a read or write.

#### 3. Data Phase

During the data phase, the actual data is transferred between the master and the slave. For write transactions, the master places the data on HWDATA and sends it to the slave. For read transactions, the slave returns data on HRDATA. The HREADY signal from the slave ensures that data is transferred only when both the master and slave are ready.

### 4. Response Phase

After the data transfer, the slave sends a response using the HRESP signal. The response indicates whether the transaction was successful (OKAY) or if it encountered an error (ERROR). If a slave is unable to complete the transaction, it can respond with a split or retry.

# **Example: AHB Write Transaction**

Let's consider an example where a CPU (master) writes data to a memory module (slave) using the AHB protocol.

**Arbitration Phase:** 

The CPU asserts HBUSREQx to request access to the bus.

The arbiter grants access using HGRANTx, allowing the CPU to control the bus.

Address Phase:

The CPU places the memory address on HADDR.

HTRANS is set to NONSEQ to indicate a non-sequential transfer.

HSIZE is set to specify the size of the data (e.g., 32-bit word).

HWRITE is set high to indicate a write transaction.

Data Phase:

The CPU places the write data on HWDATA.

The slave captures the data when HREADY is high.

Response Phase:

The slave asserts HRESP to indicate the success of the transfer (OKAY).

The transaction is complete.

Example: AHB Burst Read Transaction

In this example, the CPU performs a burst read from a memory module.

**Arbitration Phase:** 

The CPU asserts HBUSREQx to request the bus, and the arbiter grants access with HGRANTx.

Address Phase:

The CPU places the starting address on HADDR.

HTRANS is set to SEQ to indicate a sequential transfer.

HBURST is set to INCR4, indicating that four data words will be read sequentially.

HWRITE is set low to indicate a read operation.

Data Phase:

For each data word, the slave places the read data on HRDATA, and the CPU reads it.

The HREADY signal ensures that the master and slave are ready for each data transfer.

The process repeats until all four data words are transferred.

Response Phase:

The slave asserts HRESP to indicate the success of the transfer (OKAY).

## **Implementation Considerations**

When implementing AHB in an SoC, several factors must be considered to ensure efficient operation and minimal bottlenecks:

### 1. Arbitration Logic

AHB supports multiple masters, requiring an arbiter to manage bus access. Arbitration logic should be designed to balance fairness and efficiency. A priority-based arbitration scheme ensures that critical masters receive access to the bus quickly, while a round-robin scheme ensures fair access across all masters.

### 2. Slave Multiplexing

In systems with multiple slave devices, slave multiplexing is crucial. This involves connecting multiple slaves to the shared data and address buses while ensuring that only one slave responds to each transaction. Proper multiplexing ensures correct data flow between the master and the targeted slave.

## 3. Pipelining

To maximize throughput, pipelining can be implemented. This allows the address and data phases to overlap, meaning that while data is being transferred, the next address phase can begin.

Pipelining is particularly important in burst mode, where multiple data words are transferred in a single transaction.

# 4. Power Management

In energy-sensitive designs, power management techniques such as dynamic clock gating can be employed to disable portions of the AHB system when they are not in use, reducing power consumption without sacrificing performance.

# **Key Components of AHB**

AHB Master: Initiates read and write transactions on the bus.

AHB Slave: Responds to transactions initiated by the master.

AHB Arbiter: Manages access to the bus among multiple masters.

AHB Decoder: Routes transactions to the appropriate slave based on the address.

#### Conclusion

The AHB protocol is a critical component for designing efficient, high-speed SoCs. Its flexibility, pipelined operations, and burst transfer capabilities make it ideal for performance-critical applications in modern processors. By understanding the AHB protocol's signal operations, handshaking mechanisms, and data flow processes, designers can effectively implement AHB-based systems, optimize performance, and manage resources efficiently. Whether you're building a simple microcontroller-based system or a complex multi-core SoC, AHB offers a scalable and robust solution for high-performance bus communication.