#### Introduction

The Advanced Peripheral Bus (APB) protocol is a fundamental part of ARM's AMBA (Advanced Microcontroller Bus Architecture) suite. APB is specifically tailored for low-power and low-bandwidth peripherals in System-on-Chip (SoC) designs. Its non-pipelined, simple architecture makes it highly efficient for connecting peripheral devices that don't require high-speed data transfers. In this article, we'll explore the technical specifications of the APB protocol, signal interactions, practical implementation strategies, and advanced topics for both beginners and experienced engineers.



Fig 01: AMBA Components

#### Overview of the APB Protocol

The APB protocol is designed to offer minimal latency and power consumption while maintaining simplicity. APB is generally used for low-performance peripherals like GPIO, UART, timers, SPI, and other slow-speed modules. APB operates as a bridge between higher-speed buses like AHB or AXI and these low-speed peripherals, making it an integral part of many SoCs.



Fig 02: AMBA SOC/Chiplet

## **Key Features of APB:**

Single-Clock Cycle Transfers: Transfers occur in one clock cycle, ensuring low-latency operation.

No Pipeline Stages: APB's non-pipelined design reduces complexity and ensures simple timing control.

Low Power Consumption: Ideal for peripherals where power consumption is a concern.

Simple Control Signals: APB uses a minimal set of control signals, making integration easy.

Signal Descriptions of APB

Understanding the core signals used in the APB protocol is crucial for efficient implementation. Below are the critical signals involved in APB transfers:

## 1. Clock and Reset Signals

PCLK: The clock signal that synchronizes all operations on the bus.

PRESETn: Active-low reset signal, used to initialize all peripherals on the bus.

## 2. Address and Control Signals

PADDR: The address bus that specifies the target register or peripheral memory location for the transaction.

PWRITE: A control signal that determines the direction of data transfer. High indicates a write, and low indicates a read.

PSELx: A peripheral select signal. APB uses PSELx to indicate which peripheral (or slave) is targeted by the master.

PENABLE: This signal indicates the start of the access phase. It ensures that data transfer occurs during the correct phase.

#### 3. Data Signals

PWDATA: The write data bus. Carries the data from the master to the peripheral during a write transaction.

PRDATA: The read data bus. The peripheral places the data on this bus during a read transaction.

## 4. Handshake and Status Signals

PREADY: A handshake signal from the slave indicating that it is ready to complete the data transfer.

PSLVERR: A signal that indicates if an error occurred during the transaction. It can flag misaligned or invalid transfers.

## Proposed Architecture:

I have Proposed a design where 4 devices will be acting as a master and 4 will be acting as a slave on the BUS. Master devices will request for BUS control, among which only will be granted access to bus at a single time. The slave is selected based select lines in each master, (4 select lines in each masters for 4 slaves – one hot encoding).



Fig 03: Proposed APB protocol Block Diagram

## **APB Data Flow and Transaction Phases**

The APB protocol operates through two distinct phases: the setup phase and the access phase. The flow of data through APB is controlled using these phases, which are designed for simplicity and efficiency.

## 1. Setup Phase

During the setup phase, the master sets the address (PADDR), selects the target peripheral using PSELx, and defines the direction of the data transfer using PWRITE. The data signals are not yet valid, and PENABLE is kept low.

The master asserts PSELx to select the target peripheral.

The master places the address on PADDR.

PWRITE is set high for a write operation or low for a read operation.

#### 2. Access Phase

The access phase starts when the master asserts PENABLE, signaling that the data is ready for transfer. For write transactions, PWDATA carries the data to the peripheral, and for read transactions, the peripheral places data on PRDATA. PREADY is used by the peripheral to indicate that it's ready for the transfer.

The master asserts PENABLE to initiate the data transfer.

For write transactions, the master places the data on PWDATA.

For read transactions, the slave responds by placing data on PRDATA.

The peripheral asserts PREADY to indicate that the data transfer is complete.

After the transfer, PENABLE is deasserted, completing the transaction.

**Example: Write and Read Transactions in APB** 

#### **Write Transaction Example**

Suppose a microcontroller (master) wants to write data to a timer (slave) using APB. The write transaction flow would proceed as follows:

#### **Setup Phase:**

The master asserts PSELx to select the timer peripheral.

PADDR is driven with the register address in the timer peripheral.

PWRITE is set high to indicate a write transaction.

#### Access Phase:

The master asserts PENABLE, signaling the start of the data transfer.

The data to be written is placed on PWDATA by the master.

The slave asserts PREADY when it has received the data.

The master deasserts PENABLE to complete the transaction.

# **Results:**

## **Direct testbench waveform:**



## **UVM** testbench waveform:



## **Read Transaction Example**

In a read transaction, the master requests data from a peripheral, and the data is returned through the PRDATA bus.

## Setup Phase:

The master asserts PSELx to select the target peripheral.

PADDR is driven with the address of the register to be read.

PWRITE is set low, indicating a read transaction.

Access Phase:

The master asserts PENABLE.

The slave places the requested data on PRDATA.

The slave asserts PREADY to indicate that the data is ready.

The master deasserts PENABLE, completing the read transaction.

Practical Implementation Strategies for APB

To implement APB efficiently, you need to consider various factors, from peripheral integration to power optimization.

## 1. Integration with AHB or AXI

In many SoC designs, APB is integrated with high-speed buses like AHB or AXI through a bridge. The bridge converts AHB/AXI transactions into APB transactions, allowing low-speed peripherals to interface seamlessly with high-speed cores.

APB Bridge: A common approach is to use an APB bridge to connect AHB/AXI and APB. This bridge handles the conversion of data width, signal synchronization, and transaction control.

#### 2. Error Handling

In APB, error handling is simplified. The PSLVERR signal indicates an error condition, such as an **invalid address or misaligned data**. Proper implementation of PSLVERR is essential for identifying faulty transactions.

PSLVERR Design: Ensure that all peripherals return PSLVERR when errors like <u>unsupported</u> <u>addresses or illegal commands are detected</u>.

#### 3. Power Management

One of the major advantages of APB is its low power consumption. To enhance power efficiency, you can implement clock gating on the peripheral clock signals.

**Clock Gating**: Power can be conserved by disabling the clock for unused peripherals. Implement clock gating strategies to minimize unnecessary clock toggling and save power.

4. Timing and Performance Considerations

Though APB is designed for low-speed operations, careful consideration should be given to timing and latency in systems where real-time performance is critical.

**Transfer Latency**: Ensure that all peripherals respond to APB transactions within a defined number of clock cycles to avoid bottlenecks in time-sensitive applications.

### **Advanced Topics in APB Protocol**

For engineers looking to deepen their knowledge or optimize APB-based systems, there are several advanced concepts to consider:

#### 1. APB in Low-Power IoT Applications

In IoT applications, power efficiency is paramount. APB's low-power design makes it ideal for connecting low-power sensors, controllers, and communication interfaces in IoT devices.

Optimization for Power: IoT engineers can leverage APB's low-power features by minimizing clock usage and peripheral access, especially in battery-operated devices.

### 2. Debugging APB Transactions

Debugging APB transactions typically involves verifying PREADY, PSELx, PENABLE, and PSLVERR signals. Debugging tools like logic analyzers can be used to capture and inspect signal timing.

#### **Debugging Tips:**

Monitor PREADY and PENABLE transitions to ensure correct timing.

Use PSLVERR to catch any misaligned or faulty transactions.

#### 3. Extending APB for Custom Peripherals

In custom SoC designs, you may need to extend the APB protocol to support additional signals for specialized peripherals. Custom extensions can include additional control signals or advanced power-saving features.

Custom Signals: For specialized peripherals, custom signals can be added to manage power states, communication modes, or other specific operations.

#### Conclusion

The APB protocol remains an essential part of SoC designs, especially for connecting low-power and low-bandwidth peripherals. Its simplicity, power efficiency, and ease of integration with high-speed buses like AHB and AXI make it ideal for a wide range of applications. By understanding the key signal interactions, transaction phases, and implementation strategies, engineers can efficiently integrate APB into their designs, optimize performance, and manage power consumption effectively.

Whether you're working on simple microcontroller designs or complex SoC architectures, APB offers a robust, low-overhead solution for peripheral integration. With this comprehensive guide, you'll be well-equipped to implement, debug, and optimize APB-based systems in any project.

# Introduction

The Advanced Peripheral Bus (APB) protocol is part of the AMBA family, designed for low-power and low-bandwidth peripherals. This article provides a detailed guide to implementing the APB protocol in RTL, focusing on its key components and signal interactions.

# **APB Protocol Overview**

APB is a simple, non-pipelined protocol suitable for connecting low-speed peripherals. It operates in a straightforward manner, making it ideal for peripherals like timers, UARTs, and GPIOs.

# **Key Components of APB**

1. **APB Master**: Initiates read and write transactions on the bus.

2. **APB Slave**: Responds to transactions initiated by the master.

# **RTL Implementation Steps**

# 1. APB Master Design

The APB master is responsible for initiating transactions on the bus. It generates the address, control, and data signals required for read and write operations.

```
module apb master (
  input wire clk,
  input wire reset n,
  output reg psel,
  output reg penable,
  output reg [31:0] paddr,
  output reg pwrite,
  output reg [31:0] pwdata,
  input wire [31:0] prdata,
  input wire pready,
  output reg pslverr
);
  // State machine for controlling APB transactions
  typedef enum logic [1:0] {
    IDLE,
    SETUP,
    ACCESS
  } state t;
  state t state;
  always @(posedge clk or negedge reset_n) begin
    if (!reset n) begin
       state <= IDLE;
       psel \le 1'b0;
       penable \leq 1'b0;
    end else begin
       case (state)
         IDLE: begin
            psel <= 1'b1; // Select the slave
            penable \leq 1'b0;
            state <= SETUP;
```

```
end
         SETUP: begin
           paddr <= 32'h0000 0000; // Set the address
           pwrite <= 1'b1; // Set write operation</pre>
           pwdata <= 32'h1234 5678; // Set write data
           penable <= 1'b1; // Enable the transaction
           if (pready) begin
              state <= ACCESS;
           end
         end
         ACCESS: begin
           psel <= 1'b0; // Deselect the slave
           penable \leq 1'b0;
           state <= IDLE;
       endcase
    end
  end
endmodule
```

## 2. APB Slave Design

The APB slave responds to transactions initiated by the master. It provides the requested data for read operations and acknowledges write operations.

```
module apb_slave (
    input wire clk,
    input wire reset_n,
    input wire psel,
    input wire penable,
    input wire [31:0] paddr,
    input wire [31:0] pwdata,
    input wire [31:0] pwdata,
    output reg [31:0] prdata,
    output reg pready,
    output reg pslverr
);

reg [31:0] memory [0:255]; // Simple memory array

always @(posedge clk or negedge reset_n) begin
    if (!reset_n) begin
```

```
pready \leq 1'b0;
      pslverr <= 1'b0; // No error
    end else begin
      if (psel && penable) begin
         if (pwrite) begin
           // Write operation
           memory[paddr] <= pwdata;
           pready \leq 1'b1;
         end else begin
           // Read operation
           prdata <= memory[paddr];</pre>
           pready \leq 1'b1;
         end
      end else begin
         pready \leq 1'b0;
      end
    end
  end
endmodule
```

# **Conclusion**

Implementing the APB protocol in RTL involves designing a simple master and slave interface. The focus is on the straightforward transaction flow, making it suitable for low-power and low-bandwidth peripherals.