### DISCRETE SEMICONDUCTORS

# DATA SHEET

### **BST100**

# P-channel enhancement mode vertical D-MOS transistor

Product specification
File under Discrete Semiconductors, SC13b

April 1995





### P-channel enhancement mode vertical D-MOS transistor

**BST100** 

### **DESCRIPTION**

P-channel vertical D-MOS transistor TO-92 variant envelope and intended for use in relay, high-speed and line-transformer drivers.

### **FEATURES**

- Very low R<sub>DS(on)</sub>
- Direct interface to C-MOS
- High-speed switching
- No second breakdown

| QUICK REFERENCE DATA |
|----------------------|
|----------------------|

| Drain-source voltage                                                          | -V <sub>DS</sub>    | max.         | 60       | V        |
|-------------------------------------------------------------------------------|---------------------|--------------|----------|----------|
| Gate-source voltage (open drain)                                              | $\pm V_{GSO}$       | max.         | 20       | V        |
| Drain current (DC)                                                            | $-I_D$              | max.         | 0.3      | Α        |
| Total power dissipation up to $T_{amb} = 25  ^{\circ}C$                       | $P_{tot}$           | max.         | 1        | W        |
| Drain-source ON-resistance<br>$-I_D = 200 \text{ mA}; -V_{GS} = 10 \text{ V}$ | R <sub>DS(on)</sub> | typ.<br>max. | 4,5<br>6 | $\Omega$ |
| Transfer admittance                                                           |                     |              |          |          |
| $-I_D = 200 \text{ mA}; -V_{DS} = 15 \text{ V}$                               | Y <sub>fs</sub>     | typ.         | 200      | mS       |

#### **PINNING - TO-92 VARIANT**

1 = source

2 = gate

3 = drain

#### **PIN CONFIGURATION**



### P-channel enhancement mode vertical D-MOS transistor

BST100

### **RATINGS**

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Drain-source voltage                                            | $-V_{DS}$        | max.   | 60    | V  |
|-----------------------------------------------------------------|------------------|--------|-------|----|
| Gate-source voltage (open drain)                                | $_{\pm}V_{GSO}$  | max.   | 20    | V  |
| Drain current (DC)                                              | $-I_D$           | max.   | 0.3   | Α  |
| Drain current (peak)                                            | $-I_{DM}$        | max.   | 8.0   | Α  |
| Total power dissipation up to T <sub>amb</sub> = 25 °C (note 1) | P <sub>tot</sub> | max.   | 1     | W  |
| Storage temperature range                                       | $T_{stg}$        | −65 to | + 150 | °С |
| Junction temperature                                            | T <sub>i</sub>   | max.   | 150   | °C |

### THERMAL RESISTANCE

From junction to ambient (note 1)  $R_{th j-a} = 125 \text{ K/W}$ 

#### Note

<sup>1.</sup> Transistor mounted on printed-circuit board, max. lead length 4 mm, mounting pad for drain lead min. 10 mm x 10 mm.

# P-channel enhancement mode vertical D-MOS transistor

BST100

| <b>CHARACTERISTICS</b> $T_j = 25$ °C unless otherwise specified                             |                     |              |            |          |
|---------------------------------------------------------------------------------------------|---------------------|--------------|------------|----------|
| Drain-source breakdown voltage                                                              |                     |              |            |          |
| $-I_D = 10 \mu A; V_{GS} = 0$                                                               | $-V_{(BR)DSS}$      | min.         | 60         | V        |
| Drain-source leakage current                                                                |                     |              |            |          |
| $-V_{DS} = 48 \text{ V}; V_{GS} = 0$                                                        | -I <sub>DSS</sub>   | max.         | 1          | μΑ       |
| Gate-source leakage current                                                                 |                     |              |            |          |
| $-V_{GS} = 20 \text{ V}; V_{DS} = 0$                                                        | -I <sub>GSS</sub>   | max.         | 100        | nA       |
| Gate threshold voltage                                                                      |                     |              |            |          |
| $-I_D = 1 \text{ mA}; V_{DS} = V_{GS}$                                                      | $-V_{GS(th)}$       | min.<br>max. | 1.5<br>3.5 |          |
|                                                                                             | , ,                 | IIIax.       | 3.5        | V        |
| Drain-source ON-resistance                                                                  |                     |              |            | _        |
| $-I_D = 200 \text{ mA}; -V_{GS} = 10 \text{ V}$                                             | R <sub>DS(on)</sub> | typ.         | 4.5        |          |
|                                                                                             | ,                   | max.         | 0          | Ω        |
| Transfer admittance                                                                         |                     |              |            |          |
| $-I_D = 200 \text{ mA}; -V_{DS} = 15 \text{ V}$                                             | Y <sub>fs</sub>     | typ.         | 200        | mS       |
| Input capacitance at f = 1 MHz                                                              |                     |              |            | _        |
| $-V_{DS} = 10 \text{ V}; V_{GS} = 0$                                                        | C <sub>iss</sub>    | typ.         |            | pF<br>n= |
|                                                                                             |                     | max.         | 70         | pF       |
| Output capacitance at f = 1 MHz                                                             |                     |              |            |          |
| $-V_{DS} = 10 \text{ V}; V_{GS} = 0$                                                        | C <sub>oss</sub>    | typ.         |            | pF<br>~F |
|                                                                                             |                     | max.         | 45         | pF       |
| Feedback capacitance at f = 1 MHz                                                           |                     |              |            |          |
| $-V_{DS} = 10 \text{ V}; V_{GS} = 0$                                                        | $C_{rss}$           | typ.         |            | pF       |
|                                                                                             |                     | max.         | 12         | pF       |
| Switching times (see Figs 2 and 3)                                                          |                     |              |            |          |
| $-I_D = 200 \text{ mA}$ ; $-V_{DD} = 50 \text{ V}$ ; $-V_{GS} = 0 \text{ to } 10 \text{ V}$ | t <sub>on</sub>     | typ.         |            | ns       |
|                                                                                             | t <sub>off</sub>    | typ.         | 20         | ns       |

### P-channel enhancement mode vertical D-MOS transistor

BST100









## P-channel enhancement mode vertical D-MOS transistor

BST100



### P-channel enhancement mode vertical **D-MOS** transistor

BST100

### **PACKAGE OUTLINES**

Plastic single-ended leaded (through hole) package; 3 leads (on-circle)

SOT54 variant



| UNIT | A          | b            | b <sub>1</sub> | С            | D          | d          | E          | е    | e <sub>1</sub> | L            | L <sub>1</sub> <sup>(1)</sup><br>max | L <sub>2</sub><br>max |
|------|------------|--------------|----------------|--------------|------------|------------|------------|------|----------------|--------------|--------------------------------------|-----------------------|
| mm   | 5.2<br>5.0 | 0.48<br>0.40 | 0.66<br>0.56   | 0.45<br>0.40 | 4.8<br>4.4 | 1.7<br>1.4 | 4.2<br>3.6 | 2.54 | 1.27           | 14.5<br>12.7 | 2.5                                  | 2.5                   |

#### Notes

1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities.

| OUTLINE       |     | REFER | ENCES | EUROPEAN ISSUE DATE |            |  |
|---------------|-----|-------|-------|---------------------|------------|--|
| VERSION       | IEC | JEDEC | EIAJ  | PROJECTION          | 1330E DATE |  |
| SOT54 variant |     | TO-92 | SC-43 |                     | 97-04-14   |  |

**April 1995** 7

### P-channel enhancement mode vertical D-MOS transistor

BST100

### **DEFINITIONS**

| Data sheet status                                                                                   |                                                                                       |  |  |  |
|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification                                                                             | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification                                                                           | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification                                                                               | This data sheet contains final product specifications.                                |  |  |  |
| Application information                                                                             |                                                                                       |  |  |  |
| Where application information is given, it is advisory and does not form part of the specification. |                                                                                       |  |  |  |

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

# P-channel enhancement mode vertical D-MOS transistor

BST100

**NOTES** 

# P-channel enhancement mode vertical D-MOS transistor

BST100

**NOTES** 

# P-channel enhancement mode vertical D-MOS transistor

BST100

**NOTES** 

### Philips Semiconductors – a worldwide company

Argentina: see South America

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. +61 2 9805 4455, Fax. +61 2 9805 4466

Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213,

Tel. +43 1 60 101, Fax. +43 1 60 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773

Belgium: see The Netherlands Brazil: see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America Czech Republic: see Austria

Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S,

Tel. +45 32 88 2636. Fax. +45 31 57 0044 Finland: Sinikalliontie 3. FIN-02630 ESPOO. Tel. +358 9 615800, Fax. +358 9 61580920

France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex,

Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 23 53 60, Fax. +49 40 23 536 300

Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS,

Tel. +30 1 4894 339/239, Fax. +30 1 4814 240

Hungary: see Austria

India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, MUMBAI 400 018, Tel. +91 22 4938 541, Fax. +91 22 4938 722

Indonesia: see Singapore

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108,

Tel. +81 3 3740 5130, Fax. +81 3 3740 5077

Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL,

Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

Poland: Ul. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, Ul. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000.

Tel. +27 11 470 5911, Fax. +27 11 470 5494

South America: Rua do Rocio 220. 5th floor. Suite 51. 04552-903 São Paulo, SÃO PAULO - SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 829 1849

Spain: Balmes 22, 08007 BARCELONA, Tel. +34 3 301 6312, Fax. +34 3 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 632 2000, Fax. +46 8 632 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2686, Fax. +41 1 481 7730

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1,

TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874 Thailand: PHILIPS FLECTRONICS (THAILAND) Ltd.

209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260,

Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL,

Tel. +90 212 279 2770, Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421

United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381

Uruguay: see South America Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 625 344, Fax.+381 11 635 777

For all other countries apply to: Philips Semiconductors, Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 1997

SCA54

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

Date of release: April 1995

Let's make things better.

**Philips Semiconductors** 

