# PowerMOS transistor Voltage clamped logic level FET with temperature sensing diodes

### **BUK9120-48TC**

### **GENERAL DESCRIPTION**

Protected N-channel enhancement mode logic level field-effect power transistor in a plastic envelope suitable for surface mounting. Using 'trench' technology the device features very low on-state resistance and has integral zener diodes giving ESD protection up to 2kV and active drain voltage clamping. Temperature sensitive diodes are incorporated for monitoring chip temperature.

The device is intended for use in automotive and general purpose switching applications.

### QUICK REFERENCE DATA

| SYMBOL                                           | PARAMETER                                                                                                                                            | MIN.        | TYP.       | MAX.                         | UNIT                    |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|------------------------------|-------------------------|
| $V_{(CL)DSR}$ $I_D$ $P_{tot}$ $T_j$ $R_{DS(ON)}$ | Drain-source clamp voltage Drain current (DC) Total power dissipation Junction temperature Drain-source on-state                                     | 40          | 45         | 55<br>52<br>116<br>175<br>20 | V<br>A<br>W<br>°C<br>mΩ |
| V <sub>F</sub> -S <sub>F</sub>                   | resistance; V <sub>GS</sub> = 5 V<br>Forward voltage,temperature<br>sense diodes<br>Negative temperature<br>coefficient, temperature sense<br>diodes | 685<br>1.26 | 710<br>1.4 | 735<br>1.54                  | mV<br>mV/K              |
|                                                  |                                                                                                                                                      |             |            |                              |                         |

### **PINNING - SOT426**

| PIN | DESCRIPTION       |  |
|-----|-------------------|--|
| 1   | gate              |  |
| 2   | T1                |  |
| 3   | (connected to mb) |  |
| 4   | T2                |  |
| 5   | source            |  |
| mb  | drain             |  |

### **PIN CONFIGURATION**



### **SYMBOL**



### **LIMITING VALUES**

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| SYMBOL           | PARAMETER                 | CONDITIONS                   | MIN. | MAX. | UNIT |
|------------------|---------------------------|------------------------------|------|------|------|
| V <sub>DS</sub>  | Drain-source voltage      | continuous                   | -    | 40   | V    |
| $V_{DG}$         | Drain-gate voltage        | continuous                   | -    | 38   | V    |
| ±V <sub>GS</sub> | Gate-source voltage       | -                            | -    | 10   | V    |
| I <sub>D</sub>   | Drain current (DC)        | $T_{mb} = 25  ^{\circ}C$     | -    | 52   | Α    |
| I <sub>D</sub>   | Drain current (DC)        | $T_{mb} = 100  ^{\circ}C$    | -    | 37   | Α    |
| I <sub>D</sub>   | Drain current (DC)        | $T_{mb} = 140 ^{\circ}C$     | -    | 25   | Α    |
| I <sub>DM</sub>  | Drain current (pulse peak | $T_{mb}^{mb} = 25 ^{\circ}C$ | -    | 208  | Α    |
|                  | value)                    |                              |      |      |      |
| P <sub>tot</sub> | Total power dissipation   | $T_{mb} = 25  ^{\circ}C$     | -    | 116  | W    |
| $I_{GD}$         | Drain-gate clamp current  | 5ms pulse; $\Delta = 0.01$   | -    | 50   | mA   |
| I <sub>GS</sub>  | Gate-source clamp current | 5ms pulse; $\Delta = 0.01$   | -    | 50   | mA   |
| $V_{TS}$         | Source T1/T2 voltage      | -                            | -    | ±100 | V    |
| T <sub>stg</sub> | Storage temperature       | -                            | - 55 | 175  | °C   |
| T <sub>j</sub>   | Junction temperature      | -                            | - 55 | 175  | °C   |

# PowerMOS transistor

BUK9120-48TC

Voltage clamped logic level FET with temperature sensing diodes

## **ESD LIMITING VALUE**

| SYMBOL         | PARAMETER                                   | CONDITIONS                     | MIN. | MAX. | UNIT |
|----------------|---------------------------------------------|--------------------------------|------|------|------|
| V <sub>C</sub> | Electrostatic discharge voltage, pins 1,3,5 | Human body model (100pF,1.5KΩ) | -    | 2    | kV   |

### THERMAL RESISTANCES

| SYMBOL               | PARAMETER                                    | CONDITIONS                      | MIN. | TYP. | MAX. | UNIT |
|----------------------|----------------------------------------------|---------------------------------|------|------|------|------|
| R <sub>th j-mb</sub> | Thermal resistance junction to mounting base |                                 | -    | -    | 1.29 | K/W  |
| R <sub>th j-a</sub>  | , ,                                          | minimum footprint,<br>FR4 board | -    | 50   | -    | K/W  |

### STATIC CHARACTERISTICS

 $T_j = 25$  °C unless otherwise specified

| SYMBOL              | PARAMETER                                            | CONDITIONS                                        | MIN. | TYP.  | MAX. | UNIT                  |
|---------------------|------------------------------------------------------|---------------------------------------------------|------|-------|------|-----------------------|
| V <sub>(BR)DG</sub> | Drain-gate zener voltage                             | 250uA; -55°C ≤ T <sub>i</sub> ≤ 175°C             | 38   | 43    |      | V                     |
| V <sub>GS(TO)</sub> | Gate threshold voltage                               | $V_{DS} = V_{GS}$ ; $I_{D} = 1 \text{ mA}$ ;      | 1.0  | 1.5   | 2.0  | V                     |
|                     |                                                      | $T_{j} = 175^{\circ}C$                            | 0.5  | -     | -    | V                     |
| ١.                  | Zana anta walta na dunia awana                       | $\dot{T}_{j} = -55^{\circ}C$                      | -    | -     | 2.3  | V                     |
| I <sub>DSS</sub>    | Zero gate voltage drain current                      | $V_{DS} = +35 \text{ V}; V_{GS} = 0 \text{ V};$   | -    | 0.1   | 100  | μΑ                    |
|                     |                                                      | T <sub>j</sub> =175 °C                            | -    | -     | 250  | μΑ                    |
| I <sub>DSS</sub>    | Zero gate voltage drain current                      | $V_{DS} = +15 \text{ V}; V_{GS} = 0 \text{ V};$   | -    | 0.004 | 2    | μΑ                    |
| 1000                |                                                      | T <sub>i</sub> =175 °C                            | -    | -     | 250  | μΑ                    |
|                     |                                                      | 1                                                 |      |       |      | ·                     |
| I <sub>GSS</sub>    | Gate source leakage current                          | $V_{GS} = \pm 5 \text{ V}; V_{DS} = 0 \text{ V};$ | -    | 0.02  | 1    | μΑ                    |
|                     | la                                                   | T <sub>j</sub> =175 °C                            | -    | -     | 10   | μΑ                    |
| $\pm V_{(BR)GSS}$   | Gate source breakdown voltage                        | ±1 mA;                                            | 10   | -     | -    | V                     |
| R <sub>DS(ON)</sub> | Drain-source on-state                                | $V_{GS} = 5 \text{ V}; I_{D} = 20 \text{ A}$      | _    | 16    | 20   | $\mid_{m\Omega}\mid$  |
| DS(ON)              | resistance                                           | T <sub>i</sub> =175 °C                            | -    | -     | 42   | $m^{\Omega}_{\Omega}$ |
|                     |                                                      | .,                                                |      |       |      | V                     |
| V <sub>F</sub>      | Forward voltage, temperature                         | $I_F = 250 \text{ uA};$                           | 685  | 710   | 735  | mV                    |
|                     | sense diodes                                         |                                                   |      |       |      |                       |
| -S <sub>F</sub>     | Negative temperature                                 | I <sub>F</sub> = 250 uA                           | 1.26 | 1.4   | 1.54 | mV/K                  |
|                     | coefficient, temperature sense                       |                                                   |      |       |      |                       |
| <b>.</b> ,          | diodes from 25 °C to 140 °C                          | 1 125 \ to 250 \                                  | 25   |       | E0   | m\/                   |
| V <sub>HYS</sub>    | Forward voltage hysteresis; temperature sense diodes | I <sub>F</sub> = 125 uA to 250uA                  | 25   |       | 50   | mV                    |
|                     | Temperature sense diodes                             |                                                   |      |       |      |                       |

# PowerMOS transistor

BUK9120-48TC

Voltage clamped logic level FET with temperature sensing diodes

### **DYNAMIC CHARACTERISTICS**

T<sub>i</sub> = 25 °C unless otherwise specified

| SYMBOL                                                          | PARAMETER                                                                            | CONDITIONS                                                                                                          | MIN.        | TYP.                 | MAX.                 | UNIT                 |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------|----------------------|----------------------|----------------------|
| $V_{(CL)DSR}$                                                   | Drain source clamp voltage (peak value)                                              | $R_G$ = 10 kΩ; $I_D$ = 10 A;<br>-55 ≤ $T_j$ ≤ 175°C                                                                 | 40          | 45                   | 55                   | V                    |
| <b>g</b> fs                                                     | Forward transconductance                                                             | $V_{DS} = 25 \text{ V}; I_{D} = 10 \text{ A}$                                                                       | 20          | 53                   | -                    | S                    |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>        | Input capacitance Output capacitance Feedback capacitance                            | $V_{GS} = 0 \text{ V}; V_{DS} = 25 \text{ V}; f = 1 \text{ MHz}$                                                    | -<br>-<br>- | 2200<br>400<br>215   | 2900<br>500<br>300   | pF<br>pF<br>pF       |
| $egin{array}{c} t_{d\ on} \ t_r \ t_{d\ off} \ t_f \end{array}$ | Turn-on delay time<br>Turn-on rise time<br>Turn-off delay time<br>Turn-off fall time | $V_{DD} = 30 \text{ V}; I_D = 25 \text{ A};$<br>$V_{GS} = 5 \text{ V}; R_G = 10 \text{ k}\Omega;$                   | -<br>-<br>- | 12<br>55<br>60<br>45 | 18<br>80<br>85<br>60 | μs<br>μs<br>μs<br>μs |
| L <sub>d</sub>                                                  | Internal drain inductance Internal source inductance                                 | Measured from upper edge of drain tab to centre of die Measured from source lead soldering point to source bond pad | -           | 2.5<br>7.5           | -                    | nH<br>nH             |

## **REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS**

T<sub>i</sub> = 25 °C unless otherwise specified

| SYMBOL          | PARAMETER                                             | CONDITIONS                                                                                     | MIN.        | TYP.           | MAX.            | UNIT        |
|-----------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------|----------------|-----------------|-------------|
| I <sub>DR</sub> | Continuous reverse drain current                      | -                                                                                              | -           | -              | 52              | Α           |
| $V_{SD}$        | Pulsed reverse drain current<br>Diode forward voltage | $I_F = 20 \text{ A}$ ; $V_{GS} = 0 \text{ V}$<br>$I_F = 40 \text{ A}$ ; $V_{GS} = 0 \text{ V}$ | -<br>-<br>- | -<br>0.95<br>1 | 208<br>1.2<br>- | A<br>V<br>V |

## **CLAMPED ENERGY LIMITING VALUE**

| SYMBOL            | PARAMETER | CONDITIONS                                                                                                         | MIN. | MAX. | UNIT |
|-------------------|-----------|--------------------------------------------------------------------------------------------------------------------|------|------|------|
| W <sub>DSRS</sub> |           | $T_j$ = 25°C prior to clamping;<br>$I_D$ = 20 A; $V_{DD}$ ≤ 16 V; $V_{GS}$ = 5 V;<br>$R_G$ = 10 kΩ; inductive load | 1    | 450  | mJ   |

























Fig.14. Normalised drain-source on-state resistance  $a = R_{DS(ON)}/R_{DS(ON)25\ C} = f(T_j); I_D = 25\ A; V_{GS} = 5\ V$ 



















# PowerMOS transistor

BUK9120-48TC

Voltage clamped logic level FET with temperature sensing diodes

### **MECHANICAL DATA**



### **MOUNTING INSTRUCTIONS**



#### Notes

- 1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent damage to MOS gate oxide.
- 2. Epoxy meets UL94 V0 at 1/8".

# PowerMOS transistor BUK9120-48TC Voltage clamped logic level FET with temperature sensing diodes

### **DEFINITIONS**

| Data sheet status         |                                                                                       |  |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification     | This data sheet contains final product specifications.                                |  |  |  |  |
| Limiting values           |                                                                                       |  |  |  |  |

#### Limiting values

Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### © Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.