BUK9675-55

#### **GENERAL DESCRIPTION**

N-channel enhancement mode logic level field-effect power transistor in a plastic envelope suitable for surface mounting. Using 'trench' technology the device features very low on-state resistance and has integral zener diodes giving ESD protection up to 2kV. It is intended for use in automotive and general purpose switching applications.

#### **QUICK REFERENCE DATA**

| SYMBOL                                                                 | PARAMETER                                                                                                                                    | MAX.                          | UNIT                    |
|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------|
| V <sub>DS</sub> I <sub>D</sub> Ptot T <sub>j</sub> R <sub>DS(ON)</sub> | Drain-source voltage Drain current (DC) Total power dissipation Junction temperature Drain-source on-state resistance $V_{GS} = 5 \text{ V}$ | 55<br>19.7<br>61<br>175<br>75 | V<br>A<br>W<br>°C<br>mΩ |

#### **PINNING - SOT404**

| PIN | DESCRIPTION |  |
|-----|-------------|--|
| 1   | gate        |  |
| 2   | drain       |  |
| 3   | source      |  |
| mb  | drain       |  |

#### **PIN CONFIGURATION**



#### **SYMBOL**



#### **LIMITING VALUES**

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| SYMBOL                                      | PARAMETER                        | CONDITIONS                    | MIN. | MAX. | UNIT |
|---------------------------------------------|----------------------------------|-------------------------------|------|------|------|
| $V_{DS}$                                    | Drain-source voltage             | -                             | -    | 55   | V    |
| $V_{DGR}$                                   | Drain-gate voltage               | $R_{GS} = 20 \text{ k}\Omega$ | -    | 55   | V    |
| ±V <sub>GS</sub>                            | Gate-source voltage              | -                             | -    | 10   | V    |
| I <sub>D</sub>                              | Drain current (DC)               | $T_{mb} = 25  ^{\circ}C$      | -    | 19.7 | Α    |
| I <sub>D</sub>                              | Drain current (DC)               | $T_{mb} = 100  ^{\circ}C$     | -    | 13.9 | Α    |
| I <sub>DM</sub>                             | Drain current (pulse peak value) | $T_{mb} = 25  ^{\circ}C$      | -    | 79   | Α    |
| P <sub>tot</sub>                            | Total power dissipation          | $T_{mb} = 25 ^{\circ}C$       | -    | 61   | W    |
| $T_{\text{stg}}^{\text{red}}, T_{\text{j}}$ | Storage & operating temperature  | -                             | - 55 | 175  | °C   |

#### **ESD LIMITING VALUE**

| SYMBOL         | PARAMETER                                           | CONDITIONS                           | MIN. | MAX. | UNIT |
|----------------|-----------------------------------------------------|--------------------------------------|------|------|------|
| V <sub>C</sub> | Electrostatic discharge capacitor voltage, all pins | Human body model<br>(100 pF, 1.5 kΩ) | -    | 2    | kV   |

#### THERMAL RESISTANCES

| SYMBOL               | PARAMETER                                    | CONDITIONS                   | TYP. | MAX. | UNIT |
|----------------------|----------------------------------------------|------------------------------|------|------|------|
| R <sub>th j-mb</sub> | Thermal resistance junction to mounting base | -                            | -    | 2.46 | K/W  |
| R <sub>th j-a</sub>  | Thermal resistance junction to ambient       | Minimum footprint, FR4 board | 50   | -    | K/W  |

Philips Semiconductors Product specification

# TrenchMOS™ transistor Logic level FET

BUK9675-55

### STATIC CHARACTERISTICS

T<sub>i</sub>= 25°C unless otherwise specified

| SYMBOL               | PARAMETER                       | CONDITIONS                                       | MIN. | TYP. | MAX. | UNIT |
|----------------------|---------------------------------|--------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown          | $V_{GS} = 0 \text{ V}; I_D = 0.25 \text{ mA};$   | 55   | -    | -    | V    |
| , ,                  | voltage                         | $T_i = -55^{\circ}C$                             | 50   | -    | -    | V    |
| $V_{GS(TO)}$         | Gate threshold voltage          | $V_{DS} = V_{GS}$ ; $I_D = 1 \text{ mA}$         | 1    | 1.5  | 2    | V    |
| 33(13)               |                                 |                                                  | 0.5  | -    | -    | V    |
|                      |                                 | $T_j = 175^{\circ}C$<br>$T_i = -55^{\circ}C$     | -    | -    | 2.3  |      |
| I <sub>DSS</sub>     | Zero gate voltage drain current | $V_{DS} = 55 \text{ V}; V_{GS} = 0 \text{ V};$   | -    | 0.05 | 10   | μΑ   |
|                      |                                 | $T_i = 175^{\circ}C$                             | -    | -    | 500  | μA   |
| I <sub>GSS</sub>     | Gate source leakage current     | $V_{GS} = \pm 5 \text{ V}; V_{DS} = 0 \text{ V}$ | -    | 0.02 | 1    | μA   |
|                      |                                 | $T_{i} = 175^{\circ}C$                           | -    |      | 10   | μA   |
| $\pm V_{(BR)GSS}$    | Gate-source breakdown voltage   | $I_G = \pm 1 \text{ mA};$                        | 10   | -    | -    | ·V   |
| R <sub>DS(ON)</sub>  | Drain-source on-state           | $V_{GS} = 5 \text{ V}; I_{D} = 10 \text{ A}$     | -    | 60   | 75   | mΩ   |
| 23(314)              | resistance                      | $T_j = 175^{\circ}C$                             | -    | -    | 157  | mΩ   |

#### **DYNAMIC CHARACTERISTICS**

 $T_{mb} = 25^{\circ}C$  unless otherwise specified

| SYMBOL                                                          | PARAMETER                                                                            | CONDITIONS                                                                                                                   | MIN.        | TYP.                 | MAX.                 | UNIT                 |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------|----------------------|----------------------|
| g <sub>fs</sub>                                                 | Forward transconductance                                                             | $V_{DS} = 25 \text{ V}; I_{D} = 10 \text{ A}$                                                                                | 5           | -                    | -                    | S                    |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>        | Input capacitance Output capacitance Feedback capacitance                            | $V_{GS} = 0 \text{ V}; V_{DS} = 25 \text{ V}; f = 1 \text{ MHz}$                                                             | -           | 500<br>110<br>60     | 650<br>135<br>85     | pF<br>pF<br>pF       |
| $egin{array}{c} t_{d\ on} \ t_r \ t_{d\ off} \ t_f \end{array}$ | Turn-on delay time<br>Turn-on rise time<br>Turn-off delay time<br>Turn-off fall time | $V_{DD}$ = 30 V; $I_{D}$ = 10 A;<br>$V_{GS}$ = 5 V; $R_{G}$ = 10 $\Omega$<br>Resistive load                                  | -<br>-<br>- | 10<br>47<br>28<br>33 | 15<br>70<br>40<br>45 | ns<br>ns<br>ns<br>ns |
| L <sub>d</sub>                                                  | Internal drain inductance Internal source inductance                                 | Measured from upper edge of drain<br>tab to centre of die<br>Measured from source lead<br>soldering point to source bond pad | -           | 2.5<br>7.5           | -                    | nH<br>nH             |

### **REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS**

 $T_j = 25^{\circ}C$  unless otherwise specified

| SYMBOL           | PARAMETER                        | CONDITIONS                                                    | MIN. | TYP. | MAX. | UNIT |
|------------------|----------------------------------|---------------------------------------------------------------|------|------|------|------|
| I <sub>DR</sub>  | Continuous reverse drain current |                                                               | -    | -    | 19.7 | Α    |
| I <sub>DRM</sub> | Pulsed reverse drain current     |                                                               | -    | -    | 79   | Α    |
| $V_{SD}$         | Diode forward voltage            | $I_F = 19.7 \text{ A}; V_{GS} = 0 \text{ V}$                  | 1    | 0.95 | 1.2  | V    |
| t <sub>rr</sub>  | Reverse recovery time            | $I_F = 19.7 \text{ A}; -dI_F/dt = 100 \text{ A/}\mu\text{s};$ | -    | 32   | -    | ns   |
| $Q_{rr}$         | Reverse recovery charge          | $V_{GS} = -10 \text{ V}; V_{R} = 30 \text{ V}$                | -    | 0.12 | -    | μC   |

BUK9675-55

#### **AVALANCHE LIMITING VALUE**

| SYMBOL           | PARAMETER | CONDITIONS                                                                                                           | MIN. | TYP. | MAX. | UNIT |
|------------------|-----------|----------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| W <sub>DSS</sub> |           | $I_D = 10 \text{ A}; V_{DD} \le 25 \text{ V};$<br>$V_{GS} = 5 \text{ V}; R_{GS} = 50 \Omega; T_{mb} = 25 \text{ °C}$ | 1    | -    | 30   | Э    |









BUK9675-55













BUK9675-55













BUK9675-55



### TrenchMOS<sup>TM</sup> transistor Logic level FET

BUK9675-55

#### **MECHANICAL DATA**



#### MOUNTING INSTRUCTIONS



#### **Notes**

- Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent damage to MOS gate oxide.
   Epoxy meets UL94 V0 at 1/8".

Philips Semiconductors Product specification

### TrenchMOS™ transistor Logic level FET

BUK9675-55

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |  |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification     | This data sheet contains final product specifications.                                |  |  |  |  |
| Limiting values           |                                                                                       |  |  |  |  |

Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### © Philips Electronics N.V. 1997

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.