512 MB Registered SDRAM DIMM 64-Mword × 72-bit, 100 MHz Memory Bus, 1-Bank Module (18 pcs of 64 M × 4 Components) PC100 SDRAM

# **HITACHI**

ADE-203-1088 (Z) Preliminary Rev. 0.0 Jul. 14, 1999

### **Description**

The HB52E649E12 belongs to 8-byte DIMM (Dual In-line Memory Module) family, and has been developed as an optimized main memory solution for 8-byte processor applications. The HB52E649E12 is a 64M × 72 × 1-bank Synchronous Dynamic RAM Registered Module, mounted 18 pieces of 256-Mbit SDRAM (HM5225405BTT) sealed in TSOP package, 1 piece of PLL clock driver, 2 pieces of register driver and 1 piece of serial EEPROM (2-kbit) for Presence Detect (PD). An outline of the HB52E649E12 is 168-pin socket type package (dual lead out). Therefore, the HB52E649E12 makes high density mounting possible without surface mount technology. The HB52E649E12 provides common data inputs and outputs. Decoupling capacitors are mounted beside each TSOP on the module board.

#### **Features**

Fully compatible with: JEDEC standard outline 8-byte DIMM
 — : Intel PCB Reference design (Rev.1.2)

• 168-pin socket type package (dual lead out)

— Outline:  $133.37 \text{ mm (Length)} \times 43.18 \text{ mm (Height)} \times 4.00 \text{ mm (Thickness)}$ 

— Lead pitch: 1.27 mm

• 3.3 V power supply

Clock frequency: 100 MHz (max)

LVTTL interface

Data bus width: × 72 ECC

Single pulsed RAS

4 Banks can operates simultaneously and independently

Burst read/write operation and burst read/single write operation capability

Programmable burst length: 1/2/4/8

• 2 variations of burst sequence

— Sequential

— Interleave

• Programmable  $\overline{\text{CE}}$  latency : 3/4 (HB52E649E12-A6B) : 4 (HB52E649E12-B6B)

- Byte control by DQMB
- Refresh cycles: 8192 refresh cycles/64 ms
- 2 variations of refresh
  - Auto refresh
  - Self refresh

### **Ordering Information**

| Type No.        | Frequency | CE latency | Package                           | Contact pad |
|-----------------|-----------|------------|-----------------------------------|-------------|
| HB52E649E12-A6B | 100 Mhz   | 3/4        | 168-pin dual lead out socket type | Gold        |
| HB52E649E12-B6B | 100 Mhz   | 4          | _                                 |             |

### **Pin Arrangement**



| Pin No. | Pin name        |
|---------|-----------------|---------|-----------------|---------|-----------------|---------|-----------------|
| 1       | V <sub>SS</sub> | 43      | V <sub>SS</sub> | 85      | V <sub>SS</sub> | 127     | V <sub>SS</sub> |
| 2       | DQ0             | 44      | NC              | 86      | DQ32            | 128     | CKE0            |
| 3       | DQ1             | 45      | S2              | 87      | DQ33            | 129     | NC              |
| 4       | DQ2             | 46      | DQMB2           | 88      | DQ34            | 130     | DQMB6           |
| 5       | DQ3             | 47      | DQMB3           | 89      | DQ35            | 131     | DQMB7           |
| 6       | V <sub>CC</sub> | 48      | NC              | 90      | V <sub>CC</sub> | 132     | NC              |
| 7       | DQ4             | 49      | V <sub>CC</sub> | 91      | DQ36            | 133     | V <sub>CC</sub> |
| 8       | DQ5             | 50      | NC              | 92      | DQ37            | 134     | NC              |
| 9       | DQ6             | 51      | NC              | 93      | DQ38            | 135     | NC              |
| 10      | DQ7             | 52      | CB2             | 94      | DQ39            | 136     | CB6             |
| 11      | DQ8             | 53      | CB3             | 95      | DQ40            | 137     | CB7             |
| 12      | V <sub>SS</sub> | 54      | V <sub>SS</sub> | 96      | V <sub>SS</sub> | 138     | V <sub>SS</sub> |
| 13      | DQ9             | 55      | DQ16            | 97      | DQ41            | 139     | DQ48            |
| 14      | DQ10            | 56      | DQ17            | 98      | DQ42            | 140     | DQ49            |
| 15      | DQ11            | 57      | DQ18            | 99      | DQ43            | 141     | DQ50            |
| 16      | DQ12            | 58      | DQ19            | 100     | DQ44            | 142     | DQ51            |
| 17      | DQ13            | 59      | V <sub>CC</sub> | 101     | DQ45            | 143     | V <sub>CC</sub> |
| 18      | V <sub>CC</sub> | 60      | DQ20            | 102     | V <sub>CC</sub> | 144     | DQ52            |
| 19      | DQ14            | 61      | NC              | 103     | DQ46            | 145     | NC              |
| 20      | DQ15            | 62      | NC              | 104     | DQ47            | 146     | NC              |
| 21      | CB0             | 63      | NC              | 105     | CB4             | 147     | REGE            |
| 22      | CB1             | 64      | V <sub>SS</sub> | 106     | CB5             | 148     | V <sub>SS</sub> |

| Pin No. | Pin name        |
|---------|-----------------|---------|-----------------|---------|-----------------|---------|-----------------|
| 23      | V <sub>SS</sub> | 65      | DQ21            | 107     | V <sub>SS</sub> | 149     | DQ53            |
| 24      | NC              | 66      | DQ22            | 108     | NC              | 150     | DQ54            |
| 25      | NC              | 67      | DQ23            | 109     | NC              | 151     | DQ55            |
| 26      | V <sub>CC</sub> | 68      | V <sub>SS</sub> | 110     | V <sub>CC</sub> | 152     | V <sub>SS</sub> |
| 27      | W               | 69      | DQ24            | 111     | CE              | 153     | DQ56            |
| 28      | DQMB0           | 70      | DQ25            | 112     | DQMB4           | 154     | DQ57            |
| 29      | DQMB1           | 71      | DQ26            | 113     | DQMB5           | 155     | DQ58            |
| 30      | <u>80</u>       | 72      | DQ27            | 114     | NC              | 156     | DQ59            |
| 31      | NC              | 73      | V <sub>CC</sub> | 115     | RE              | 157     | V <sub>CC</sub> |
| 32      | V <sub>SS</sub> | 74      | DQ28            | 116     | V <sub>SS</sub> | 158     | DQ60            |
| 33      | A0              | 75      | DQ29            | 117     | A1              | 159     | DQ61            |
| 34      | A2              | 76      | DQ30            | 118     | A3              | 160     | DQ62            |
| 35      | A4              | 77      | DQ31            | 119     | A5              | 161     | DQ63            |
| 36      | A6              | 78      | V <sub>SS</sub> | 120     | A7              | 162     | V <sub>SS</sub> |
| 37      | A8              | 79      | CK2             | 121     | A9              | 163     | CK3             |
| 38      | A10 (AP)        | 80      | NC              | 122     | BA0             | 164     | NC              |
| 39      | BA1             | 81      | WP              | 123     | A11             | 165     | SA0             |
| 40      | V <sub>CC</sub> | 82      | SDA             | 124     | V <sub>CC</sub> | 166     | SA1             |
| 41      | V <sub>CC</sub> | 83      | SCL             | 125     | CK1             | 167     | SA2             |
| 42      | CK0             | 84      | V <sub>CC</sub> | 126     | A12             | 168     | V <sub>CC</sub> |

## **Pin Description**

| Pin name                | Function                                        |
|-------------------------|-------------------------------------------------|
| A0 to\~A12              | Address input                                   |
|                         | <ul> <li>Row addressA0 to A12</li> </ul>        |
|                         | <ul> <li>Column addressA0 to A9, A11</li> </ul> |
| BA0/BA1                 | Bank select address                             |
| DQ0 to DQ63             | Data input/output                               |
| CB0 to CB7              | Check bit (Data input/output)                   |
| <u>S0, S2</u>           | Chip select input                               |
| RE                      | Row enable (RAS) input                          |
| CE                      | Column enable (CAS) input                       |
| $\overline{\mathbb{W}}$ | Write enable input                              |
| DQMB0 to DQMB7          | Byte data mask                                  |
| CK0 to CK3              | Clock input                                     |
| CKE0                    | Clock enable input                              |
| WP                      | Write protect for serial PD                     |
| REGE*1                  | Register enable                                 |
| SDA                     | Data input/output for serial PD                 |
| SCL                     | Clock input for serial PD                       |
| SA0 to SA2              | Serial address input                            |

| Pin name | Function                      |
|----------|-------------------------------|
| $V_{CC}$ | Primary positive power supply |
| $V_{SS}$ | Ground                        |
| NC       | No connection                 |

Note: 1. REGE is the Register Enable pin which permits the DIMM to operate in "buffered" mode and "registered" mode. To conform to this specification, mother boards must pull this pin to high state ("registerd" mode).

### Serial PD Matrix\*1

| Byte<br>No. | Function described                                                                              | Bit<br>7 | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit<br>0 | Hex val-<br>ue | Comments                                  |
|-------------|-------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------------|-------------------------------------------|
| 0           | Number of bytes used by module manufacturer                                                     | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 80             | 128                                       |
| 1           | Total SPD memory size                                                                           | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 80             | 256 byte                                  |
| 2           | Memory type                                                                                     | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 04             | SDRAM                                     |
| 3           | Number of row addresses bits                                                                    | 0        | 0        | 0        | 0        | 1        | 1        | 0        | 1        | 0D             | 13                                        |
| 4           | Number of column addresses bits                                                                 | 0        | 0        | 0        | 0        | 1        | 0        | 1        | 1        | 0B             | 11                                        |
| 5           | Number of banks                                                                                 | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 01             | 1                                         |
| 6           | Module data width                                                                               | 0        | 1        | 0        | 0        | 1        | 0        | 0        | 0        | 48             | 72 bit                                    |
| 7           | Module data width (continued)                                                                   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 00             | 0 (+)                                     |
| 8           | Module interface signal levels                                                                  | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 01             | LVTTL                                     |
| 9           | SDRAM cycle time<br>(highest CE latency)<br>10 ns                                               | 1        | 0        | 1        | 0        | 0        | 0        | 0        | 0        | A0             | CL = 3                                    |
| 10          | SDRAM <u>access from Clock</u><br>(highest CE latency)<br>6 ns                                  | 0        | 1        | 1        | 0        | 0        | 0        | 0        | 0        | 60             | *7                                        |
| 11          | Module configuration type                                                                       | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 02             | ECC                                       |
| 12          | Refresh rate/type                                                                               | 1        | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 82             | Normal<br>(7.8125<br>μμs)<br>Self refresh |
| 13          | SDRAM width                                                                                     | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 04             | 64M×4                                     |
| 14          | Error checking SDRAM width                                                                      | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 04             | × 4                                       |
| 15          | SDRAM device attributes:<br>minimum clock delay for back-<br>to-back random column<br>addresses | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 01             | 1 CLK                                     |
| 16          | SDRAM device attributes:<br>Burst lengths supported                                             | 0        | 0        | 0        | 0        | 1        | 1        | 1        | 1        | 0F             | 1, 2, 4, 8                                |
| 17          | SDRAM device attributes:<br>number of banks on SDRAM<br>device                                  | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 04             | 4                                         |
| 18          | SDRAM device attributes:<br>CE latency<br>(-A6B)                                                | 0        | 0        | 0        | 0        | 0        | 1        | 1        | 0        | 06             | 2/3                                       |
|             | (-B6B)                                                                                          | 0        | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 04             | 3                                         |
|             |                                                                                                 |          |          |          |          |          |          |          |          |                |                                           |

| Byte<br>No. | Function described                                                 | Bit<br>7 | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit<br>0 | Hex val-<br>ue | Comments                 |
|-------------|--------------------------------------------------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------------|--------------------------|
| 19          | SDRAM device attributes: S latency                                 | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 01             | 0                        |
| 20          | SDRAM device attributes: W latency                                 | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 01             | 0                        |
| 21          | SDRAM device attributes                                            | 0        | 0        | 0        | 1        | 0        | 1        | 1        | 0        | 16             | Registered               |
| 22          | SDRAM device attributes:<br>General                                | 0        | 0        | 0        | 0        | 1        | 1        | 1        | 0        | 0E             | V <sub>CC</sub> ± 10%    |
| 23          | SDRAM cycle time<br>(2nd highest CE latency)<br>(-A6B) 10 ns       | 1        | 0        | 1        | 0        | 0        | 0        | 0        | 0        | A0             | CL = 2<br>*7             |
|             | (-B6B) Undefined                                                   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 00             |                          |
| 24          | SDRAM access from Clock<br>(2nd highest CE latency)<br>(-A6B) 6 ns | 0        | 1        | 1        | 0        | 0        | 0        | 0        | 0        | 60             |                          |
| -           | (-B6B) Undefined                                                   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 00             |                          |
| 25          | SDRAM cycle time<br>(3rd highest CE latency)<br>Undefined          | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 00             |                          |
| 26          | SDRAM access from Clock<br>(3rd highest CE latency)<br>Undefined   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 00             |                          |
| 27          | Minimum row precharge time                                         | 0        | 0        | 0        | 1        | 0        | 1        | 0        | 0        | 14             | 20 ns                    |
| 28          | Row active to row active min                                       | 0        | 0        | 0        | 1        | 0        | 1        | 0        | 0        | 14             | 20 ns                    |
| 29          | RE to CE delay min                                                 | 0        | 0        | 0        | 1        | 0        | 1        | 0        | 0        | 14             | 20 ns                    |
| 30          | Minimum RE pulse width                                             | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 0        | 32             | 50 ns                    |
| 31          | Density of each bank on module                                     | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 80             | 1 bank<br>512M byte      |
| 32          | Address and command signal input setup time                        | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 20             | 2 ns* <sup>7</sup>       |
| 33          | Address and command signal input hold time                         | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 10             | 1 ns* <sup>7</sup>       |
| 34          | Data signal input setup time                                       | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 20             | 2 ns* <sup>7</sup>       |
| 35          | Data signal input hold time                                        | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 10             | 1 ns* <sup>7</sup>       |
| 36 to 61    | Superset information                                               | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 00             | Future use               |
| 62          | SPD data revision code                                             | 0        | 0        | 0        | 1        | 0        | 0        | 1        | 0        | 12             | Rev. 1.2A                |
| 63          | Checksum for bytes 0 to 62 (-A6B)                                  | 0        | 0        | 0        | 1        | 1        | 0        | 1        | 0        | 1A             | 26                       |
| -           | (-B6B)                                                             | 0        | 0        | 0        | 1        | 1        | 0        | 0        | 0        | 18             | 24                       |
| 64          | Manufacturer's JEDEC ID code                                       | 0        | 0        | 0        | 0        | 0        | 1        | 1        | 1        | 07             | HITACHI                  |
| 65 to 71    | Manufacturer's JEDEC ID code                                       | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 00             |                          |
| 72          | Manufacturing location                                             | ×        | ×        | ×        | ×        | ×        | ×        | ×        | ×        | ××             | *3 (ASCII-<br>8bit code) |
| 73          | Manufacturer's part number                                         | 0        | 1        | 0        | 0        | 1        | 0        | 0        | 0        | 48             | Н                        |
| 74          | Manufacturer's part number                                         | 0        | 1        | 0        | 0        | 0        | 0        | 1        | 0        | 42             | В                        |
| 75          | Manufacturer's part number                                         | 0        | 0        | 1        | 1        | 0        | 1        | 0        | 1        | 35             | 5                        |
| 76          | Manufacturer's part number                                         | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 0        | 32             | 2                        |
| 77          | Manufacturer's part number                                         | 0        | 1        | 0        | 0        | 0        | 1        | 0        | 1        | 45             | E                        |

| Byte<br>No.  | Function described                                   | Bit<br>7 | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit<br>0 | Hex val-<br>ue | Comments                         |
|--------------|------------------------------------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------------|----------------------------------|
| 78           | Manufacturer's part number                           | 0        | 0        | 1        | 1        | 0        | 1        | 1        | 0        | 36             | 6                                |
| 79           | Manufacturer's part                                  | 0        | 0        | 1        | 1        | 0        | 1        | 0        | 0        | 34             | 4                                |
| 80           | Manufacturer's part number                           | 0        | 0        | 1        | 1        | 1        | 0        | 0        | 1        | 39             | 9                                |
| 81           | Manufacturer's part number                           | 0        | 1        | 0        | 0        | 0        | 1        | 0        | 1        | 45             | E                                |
| 82           | Manufacturer's part number                           | 0        | 0        | 1        | 1        | 0        | 0        | 0        | 1        | 31             | 1                                |
| 83           | Manufacturer's part number                           | 0        | 0        | 1        | 1        | 0        | 0        | 1        | 0        | 32             | 2                                |
| 84           | Manufacturer's part number                           | 0        | 0        | 1        | 0        | 1        | 1        | 0        | 1        | 2D             |                                  |
| 85           | Manufacturer's part number (-A6B)                    | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 1        | 41             | A                                |
|              | (-B6B)                                               | 0        | 1        | 0        | 0        | 0        | 0        | 1        | 0        | 42             | В                                |
| 86           | Manufacturer's part number                           | 0        | 0        | 1        | 1        | 0        | 1        | 1        | 0        | 36             | 6                                |
| 87           | Manufacturer's part number                           | 0        | 1        | 0        | 0        | 0        | 0        | 1        | 0        | 42             | В                                |
| 88           | Manufacturer's part number                           | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 20             | (Space)                          |
| 89           | Manufacturer's part number                           | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 20             | (Space)                          |
| 90           | Manufacturer's part number                           | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 20             | (Space)                          |
| 91           | Revision code                                        | 0        | 0        | 1        | 1        | 0        | 0        | 0        | 0        | 30             | Initial                          |
| 92           | Revision code                                        | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 20             | (Space)                          |
| 93           | Manufacturing date                                   | ×        | ×        | ×        | ×        | ×        | ×        | ×        | ×        | ××             | Year code<br>(BCD)* <sup>4</sup> |
| 94           | Manufacturing date                                   | ×        | ×        | ×        | ×        | ×        | ×        | ×        | ×        | ××             | Week code<br>(BCD)* <sup>4</sup> |
| 95 to 98     | Assembly serial number                               | *6       |          |          |          |          |          |          |          |                |                                  |
| 99 to<br>125 | Manufacturer specific data                           | _        | _        | _        | _        | _        | _        | _        | _        |                | *5                               |
| 126          | Intel specification frequency                        | 0        | 1        | 1        | 0        | 0        | 1        | 0        | 0        | 64             | 100 MHz                          |
| 127          | Intel specification CE#<br>latency support<br>(-A6B) | 1        | 0        | 0        | 0        | 0        | 1        | 1        | 1        | 87             | CL = 2/3                         |
|              | (-B6B)                                               | 1        | 0        | 0        | 0        | 0        | 1        | 0        | 1        | 85             | CL = 3                           |

Notes: 1. All serial PD data are not protected. 0: Serial data, "driven Low", 1: Serial data, "driven High" These SPD are based on Intel specification (Rev.1.2A).

- 2. Regarding byte32 to 35, based on JEDEC Committee Ballot JC42.5-97-119.
- 3. Byte72 is manufacturing location code. (ex: In case of Japan, byte72 is 4AH. 4AH shows "J" on ASCII code.)
- 4. Regarding byte93 and 94, based on JEDEC Committee Ballot JC42.5-97-135. BCD is "Binary Coded Decimal".
- 5. All bits of 99 through 125 are not defined ("1" or "0").
- 6. Bytes 95 through 98 are assembly serial number.
- 7. These specifications are defined based on component specification, not module.

#### **Block Diagram**



### **Absolute Maximum Ratings**

| Parameter                                      | Symbol          | Value                                                            | Unit | Note |
|------------------------------------------------|-----------------|------------------------------------------------------------------|------|------|
| Voltage on any pin relative to V <sub>SS</sub> | V <sub>T</sub>  | $-0.5 \text{ to V}_{CC} + 0.5$<br>( $\leq = 4.6 \text{ (max)}$ ) | V    | 1    |
| Supply voltage relative to V <sub>SS</sub>     | V <sub>CC</sub> | 0.5 to +4.6                                                      | V    | 1    |
| Short circuit output current                   | lout            | 50                                                               | mA   |      |
| Power dissipation                              | P <sub>T</sub>  | 18.0                                                             | W    |      |
| Operating temperature                          | Topr            | 0 to +55                                                         | °C   |      |
| Storage temperature                            | Tstg            | —50 to +100                                                      | °C   |      |

Note: 1. Respect to V<sub>SS</sub>

### **DC** Operating Conditions (Ta = 0 to $+55^{\circ}$ C)

| Parameter          | Symbol          | Min | Max             | Unit | Notes |
|--------------------|-----------------|-----|-----------------|------|-------|
| Supply voltage     | V <sub>CC</sub> | 3.0 | 3.6             | V    | 1, 2  |
|                    | $V_{SS}$        | 0   | 0               | V    | 3     |
| Input high voltage | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> | V    | 1, 4  |
| Input low voltage  | V <sub>IL</sub> | 0   | 0.8             | V    | 1, 5  |

Notes: 1. All voltage referred to V<sub>SS</sub>

- 2. The supply voltage with all VCC pins must be on the same level.
- 3. The supply voltage with all VSS pins must be on the same level.
- 4.  $V_{IH}$  (max) =  $V_{CC}$  + 2.0 V for pulse width  $\leq$  3 ns at  $V_{CC}$ .
- 5.  $V_{IL}$  (min) =  $V_{SS}$  2.0 V for pulse width  $\leq$  3 ns at  $V_{SS}$ .

#### V<sub>II</sub>/V<sub>IH</sub> Clamp (Component characteristics)

This SDRAM component has  $V_{II}$  and  $V_{IH}$  clamp for CK, CKE,  $\overline{S}$ , DQMB and DQ pins.

#### $Minimum\ V_{IL}\ Clamp\ Current$

| V <sub>IL</sub> (V)                                | I (mA)     |
|----------------------------------------------------|------------|
| 2                                                  | —32        |
| 1.8                                                | —25        |
| 1.6                                                | —19        |
| 1.4                                                | —13        |
| -2 -1.8 -1.6 -1.4 -1.2 -1 -0.9 -0.8 -0.6 -0.4 -0.2 | —8         |
| <b>—1</b>                                          | <b>—</b> 4 |
| 0.9                                                | —2         |
| 0.8                                                | —0.6       |
| 0.6                                                | 0          |
| 0.4                                                | 0          |
| 0.2                                                | 0          |
| 0                                                  | 0          |
| · · · · · · · · · · · · · · · · · · ·              |            |



### Minimum $V_{IH}$ Clamp Current (referred to $V_{CC})\,$

| V <sub>IH</sub> (V)                                                                            | I (mA) |
|------------------------------------------------------------------------------------------------|--------|
| V <sub>CC</sub> + 2<br>V <sub>CC</sub> + 1.8<br>V <sub>CC</sub> + 1.6                          | 10     |
| V <sub>CC</sub> + 1.8                                                                          | 8      |
| V <sub>CC</sub> + 1.6                                                                          | 5.5    |
| V <sub>CC</sub> + 1.4                                                                          | 3.5    |
| V <sub>CC</sub> + 1.4<br>V <sub>CC</sub> + 1.2<br>V <sub>CC</sub> + 1<br>V <sub>CC</sub> + 0.8 | 1.5    |
| V <sub>CC</sub> + 1                                                                            | 0.3    |
| V <sub>CC</sub> + 0.8                                                                          | 0      |
| $V_{CC} + 0.6$                                                                                 | 0      |
| $\frac{V_{CC} + 0.4}{V_{CC} + 0.2}$<br>$\frac{V_{CC} + 0.2}{V_{CC} + 0}$                       | 0      |
| V <sub>CC</sub> + 0.2                                                                          | 0      |
| V <sub>CC</sub> + 0                                                                            | 0      |



### $I_{OL}/I_{OH}$ Characteristics (Component characteristics)

## Output Low Current $(I_{OL})$

|          | I <sub>OL</sub> | I <sub>OL</sub> |  |
|----------|-----------------|-----------------|--|
| Vout (V) | Min (mA)        | Max (mA)        |  |
| 0        | 0               | 0               |  |
| 0.4      | 27              | 71              |  |
| 0.65     | 41              | 108             |  |
| 0.85     | 51              | 134             |  |
| 1        | 58              | 151             |  |
| 1.4      | 70              | 188             |  |
| 1.5      | 72              | 194             |  |
| 1.65     | 75              | 203             |  |
| 1.8      | 77              | 209             |  |
| 1.95     | 77              | 212             |  |
| 3        | 80              | 220             |  |
| 3.45     | 81              | 223             |  |



## Output High Current (I $_{OH}$ ) (Ta = 0 to 55°C, $V_{CC}$ = 3.0 V to 3.45 V, $V_{SS}$ = 0 V)

|                         | I <sub>ОН</sub> | I <sub>ОН</sub> |  |
|-------------------------|-----------------|-----------------|--|
| Vout (V)                | Min (mA)        | Max (mA)        |  |
| Vout (V)<br>3.45<br>3.3 |                 | —3              |  |
| 3.3                     |                 | —28             |  |
| 3                       | 0               | <del></del> 75  |  |
| 2.6                     | —21             | —130            |  |
|                         |                 |                 |  |

|            | I <sub>OH</sub> | I <sub>ОН</sub> |  |
|------------|-----------------|-----------------|--|
| Vout (V)   | Min (mA)        | Max (mA)        |  |
| 2.4        | 34              | —154            |  |
| 2          | —59             | —197            |  |
| 1.8        | <del></del> 67  | —227            |  |
| 1.65       | <del></del> 73  | —248            |  |
| 1.5<br>1.4 | <del></del> 78  | —270            |  |
| 1.4        | —81             | —285            |  |
| 1          | —89             | —345            |  |
| 0          | —93             | —503            |  |



DC Characteristics (Ta = 0 to 55°C,  $V_{CC}$  = 3.3 V  $\pm\pm$  0.3 V,  $V_{SS}$  = 0 V)

|                                                     |                   | HB52E   | 649E12 |         |      |      |                                                           |         |  |
|-----------------------------------------------------|-------------------|---------|--------|---------|------|------|-----------------------------------------------------------|---------|--|
|                                                     |                   | -A6B    |        | -B6B    |      | _    |                                                           |         |  |
| Parameter                                           | Symbol            | Min Max |        | Min Max |      | Unit | Test conditions                                           | Notes   |  |
| Operating current (CE latency = 3)                  | I <sub>CC1</sub>  |         | 2220   |         |      | mA   | Burst length = 1<br>t <sub>RC</sub> = min                 | 1, 2, 3 |  |
| (CE latency = 4)                                    | I <sub>CC1</sub>  |         | 2220   |         | 2220 | mA   |                                                           |         |  |
| Standby current in power down                       | I <sub>CC2P</sub> |         | 564    |         | 564  | mA   | $CKE = V_{IL}, t_{CK} = 12$ ns                            | 6       |  |
| Standby current in power down (input signal stable) | 0021 0            |         | 546    |         | 546  | mA   | $CKE = V_{IL}, t_{CK} = \infty 8$                         | 7       |  |
| Standby current in non power down                   | I <sub>CC2N</sub> |         | 870    |         | 870  | mA   | CKE, $\overline{S} = V_{IH}$ ,<br>t <sub>CK</sub> = 12 ns | 4       |  |
| Active standby current in power down                | I <sub>CC3P</sub> |         | 582    |         | 582  | mA   | $CKE = V_{IL}, t_{CK} = 12$ ns                            | 1, 2, 6 |  |

|                                          |                   | HB52E          | 649E12 |      |      |      |                                                                   |         |
|------------------------------------------|-------------------|----------------|--------|------|------|------|-------------------------------------------------------------------|---------|
|                                          |                   | -A6B           |        | -B6B |      | _    |                                                                   |         |
| Parameter                                | Symbol            | Min            | Max    | Min  | Max  | Unit | Test conditions                                                   | Notes   |
| Active standby current in non power down | I <sub>CC3N</sub> |                | 1050   |      | 1050 | mA   | CKE, $\overline{S} = V_{IH}$ ,<br>t <sub>CK</sub> = 12 ns         | 1, 2, 4 |
| Burst operating current                  |                   |                |        |      |      |      | $t_{CK} = min, BL = 4$                                            | 1, 2, 5 |
| $(\overline{CE}   \text{latency} = 3)$   | $I_{CC4}$         |                | 2220   |      |      | mΑ   | -                                                                 |         |
| (CE latency = 4)                         | I <sub>CC4</sub>  |                | 2220   |      | 2220 | mA   |                                                                   |         |
| Refresh current                          | I <sub>CC5</sub>  |                | 4470   |      | 4470 | mA   |                                                                   |         |
| Self refresh current                     | I <sub>CC6</sub>  |                | 564    |      | 564  | mA   | $V_{IH} \ge V_{CC} - 0.2 \text{ V}$<br>$V_{IL} \le 0.2 \text{ V}$ | 8       |
| Input leakage current                    | I <sub>LI</sub>   | <del></del> 10 | 10     | 10   | 10   | μμΑ  | 0 ≤= Vin ≤= V <sub>CC</sub>                                       |         |
| Output leakage current                   | I <sub>LO</sub>   | —10            | 10     | 10   | 10   | μμΑ  | $0 \le Vout \le V_{CC}$<br>DQ = disable                           |         |
| Output high voltage                      | V <sub>OH</sub>   | 2.4            |        | 2.4  |      | V    | I <sub>OH</sub> =4 mA                                             |         |
| Output low voltage                       | V <sub>OL</sub>   |                | 0.4    |      | 0.4  | V    | I <sub>OL</sub> = 4 mA                                            |         |

Notes: 1.  $I_{CC}$  depends on output load condition when the device is selected.  $I_{CC}$  (max) is specified at the output open condition.

- 2. One bank operation.
- 3. Input signals are changed once per one clock.
- 4. Input signals are changed once per two clocks.
- 5. Input signals are changed once per four clocks.
- 6. After power down mode, CK operating current.
- 7. After power down mode, no CK operating current.
- 8. After self refresh mode set, self refresh current.

## Capacitance (Ta = 25°C, $V_{CC}$ = 3.3 V $\pm\pm$ 0.3 V)

| Parameter                     | Symbol            | Max | Unit | Notes      |
|-------------------------------|-------------------|-----|------|------------|
| Input capacitance (Address)   | C <sub>I1</sub>   | 15  | pF   | 1, 2, 4    |
| Input capacitance (RE, CE, W) | C <sub>I2</sub>   | 15  | pF   | 1, 2, 4    |
| Input capacitance (CKE)       | C <sub>I3</sub>   | 23  | pF   | 1, 2, 4    |
| Input capacitance (S)         | C <sub>I4</sub>   | 15  | pF   | 1, 2, 4    |
| Input capacitance (CK)        | C <sub>I5</sub>   | 40  | pF   | 1, 2, 4    |
| Input capacitance (DQMB)      | C <sub>I6</sub>   | 15  | pF   | 1, 2, 4    |
| Input/Output capacitance (DQ) | C <sub>I/O1</sub> | 15  | pF   | 1, 2, 3, 4 |

Notes: 1. Capacitance measured with Boonton Meter or effective capacitance measuring method.

- 2. Measurement condition: f = 1 MHz, 1.4 V bias, 200 mV swing.
- 3.  $DQMB = V_{IH}$  to disable Data-out.
- 4. This parameter is sampled and not 100% tested.

HB52F649F12

### AC Characteristics (Ta = 0 to 55°C, $V_{CC}$ = 3.3 V $\pm\pm$ 0.3 V, $V_{SS}$ = 0 V)

|                                                  |                   |        | HB52E649E12 |          |      |         |  |
|--------------------------------------------------|-------------------|--------|-------------|----------|------|---------|--|
|                                                  | HITACHI-          | PC100  | -A6B/B6E    | -A6B/B6B |      |         |  |
| Parameter                                        | Symbol            | Symbol | Min         | Max      | Unit | Notes   |  |
| System clock cycle time (CE latency = 3)         | t <sub>CK</sub>   | Tclk   | 10          |          | ns   | 1       |  |
| (CE latency = 4)                                 | t <sub>CK</sub>   | Tclk   | 10          |          | ns   |         |  |
| CK high pulse width                              | t <sub>CKH</sub>  | Tch    | 4           |          | ns   | 1       |  |
| CK low pulse width                               | t <sub>CKL</sub>  | Tcl    | 4           |          | ns   | 1       |  |
| Access time from CK (CE latency = 3)             | t <sub>AC</sub>   | Tac    |             | 6.9      | ns   | 1, 2    |  |
| (CE latency = 4)                                 | t <sub>AC</sub>   | Tac    |             | 6.9      | ns   |         |  |
| Data-out hold time                               | t <sub>OH</sub>   | Toh    | 2.1         |          | ns   | 1, 2    |  |
| CK to Data-out low impedance                     | $t_{LZ}$          |        | 1.1         |          | ns   | 1, 2, 3 |  |
| CK to Data-out high impedance                    | $t_{HZ}$          |        |             | 6.9      | ns   | 1, 4    |  |
| Data-in setup time                               | $t_{DS}$          | Tsi    | 2.9         |          | ns   | 1       |  |
| Data in hold time                                | t <sub>DH</sub>   | Thi    | 1.9         |          | ns   | 1       |  |
| Address setup time                               | t <sub>AS</sub>   | Tsi    | 2.6         |          | ns   | 1       |  |
| Address hold time                                | t <sub>AH</sub>   | Thi    | 1.6         |          | ns   | 1, 5    |  |
| CKE setup time                                   | $t_{CES}$         | Tsi    | 2.6         |          | ns   | 1, 5    |  |
| CKE setup time for power down exit               | t <sub>CESP</sub> | Tpde   | 2.6         |          | ns   | 1       |  |
| CKE hold time                                    | $t_{CEH}$         | Thi    | 1.6         |          | ns   | 1       |  |
| Command setup time                               | t <sub>CS</sub>   | Tsi    | 2.6         |          | ns   | 1       |  |
| Command hold time                                | t <sub>CH</sub>   | Thi    | 1.6         |          | ns   | 1       |  |
| Ref/Active to Ref/Active command period          | $t_{RC}$          | Trc    | 70          |          | ns   | 1       |  |
| Active to precharge command period               | t <sub>RAS</sub>  | Tras   | 50          | 120000   | ns   | 1       |  |
| Active command to column command (same bank)     | t <sub>RCD</sub>  | Trcd   | 20          |          | ns   | 1       |  |
| Precharge to active command period               | $t_{RP}$          | Trp    | 20          |          | ns   | 1       |  |
| Write recovery or data-in to precharge lead time | t <sub>DPL</sub>  | Tdpl   | 10          |          | ns   | 1       |  |
| Active (a) to Active (b) command period          | t <sub>RRD</sub>  | Trrd   | 20          |          | ns   | 1       |  |
| Transition time (rise to fall)                   | t <sub>T</sub>    |        | 1           | 5        | ns   |         |  |
| Refresh period                                   | t <sub>REF</sub>  |        |             | 64       | ms   |         |  |
|                                                  |                   |        |             |          |      |         |  |

Notes: 1. AC measurement assumes  $t_T = 1$  ns. Reference level for timing of input signals is 1.5 V.

- 2. Access time is measured at 1.5 V. Load condition is  $C_L = 50 \text{ pF}$ .
- 3.  $t_{LZ}$  (max) defines the time at which the outputs achieves the low impedance state.
- 4.  $t_{HZ}$  (max) defines the time at which the outputs achieves the high impedance state.
- 5. t<sub>CES</sub> defines CKE setup time to CK rising edge except power down exit command.

#### **Test Conditions**

- Input and output timing reference levels: 1.5 V
- Input waveform and output load: See following figures

#### **Relationship Between Frequency and Minimum Latency**

| Parameter                                                     |                   |        | HB52E649E12 | _                                            |  |
|---------------------------------------------------------------|-------------------|--------|-------------|----------------------------------------------|--|
| Frequency (MHz)                                               | -HITA-<br>CHI     | PC100  | -A6B/B6B    | _                                            |  |
| t <sub>CK</sub> (ns)                                          | Symbol            | Symbol | 10          | Notes                                        |  |
| Active command to column command (same bank)                  | I <sub>RCD</sub>  |        | 2           | 1                                            |  |
| Active command to active command (same bank)                  | I <sub>RC</sub>   |        | 7           | = [I <sub>RAS</sub> + I <sub>RP</sub> ]<br>1 |  |
| Active command to precharge command (same bank)               | I <sub>RAS</sub>  |        | 5           | 1                                            |  |
| Precharge command to active command (same bank)               | I <sub>RP</sub>   |        | 2           | 1                                            |  |
| Write recovery or data-in to precharge command (same bank)    | I <sub>DPL</sub>  | Tdpl   | 1           | 1                                            |  |
| Active command to active command (different bank)             | I <sub>RRD</sub>  |        | 2           | 1                                            |  |
| Self refresh exit time                                        | I <sub>SREX</sub> | Tsrx   | 2           | 2                                            |  |
| Last data in to active command (Auto precharge, same bank)    | I <sub>APW</sub>  | Tdal   | 3           | $= [I_{DPL} + I_{RP}]$                       |  |
| Self refresh exit to command input                            | I <sub>SEC</sub>  |        | 7           | = [I <sub>RC</sub> ]                         |  |
| Precharge command to high impedance (CE latency = 3)          | I <sub>HZP</sub>  | Troh   | 3           |                                              |  |
| (CE latency = 4)                                              | $I_{HZP}$         | Troh   | 4           |                                              |  |
| Last data out to active command (auto precharge) (same bank)  | I <sub>APR</sub>  |        | 0           |                                              |  |
| Last data out to precharge (early precharge) (CE latency = 3) | I <sub>EP</sub>   |        | 2           |                                              |  |
| (CE latency = 4)                                              | I <sub>EP</sub>   |        | 3           |                                              |  |
| Column command to column command                              | I <sub>CCD</sub>  | Tccd   | 1           |                                              |  |
| Write command to data in latency                              | I <sub>WCD</sub>  | Tdwd   | 1           |                                              |  |
| DQMB to data in                                               | I <sub>DID</sub>  | Tdqm   | 1           |                                              |  |
| DQMB to data out                                              | I <sub>DOD</sub>  | Tdqz   | 3           |                                              |  |
| CKE to CK disable                                             | I <sub>CLE</sub>  | Tcke   | 2           |                                              |  |
| Register set to active command                                | I <sub>RSA</sub>  | Tmrd   | 1           |                                              |  |
| S to command disable                                          | I <sub>CDD</sub>  |        | 0           |                                              |  |
| Power down exit to command input                              | I <sub>PEC</sub>  |        | 1           |                                              |  |

Notes: 1.  $I_{RCD}$  to  $I_{RRD}$  are recommended value.

- 2. Be valid [DSEL] or [NOP] at next command of self refresh exit.
- 3. Except [DSEL] and [NOP]

#### **Pin Functions**

**CK0 to CK3 (input pin):** CK is the master clock input to this pin. The other input signals are referred at CK rising edge.

 $\overline{S0}$ ,  $\overline{S2}$  (input pin): When  $\overline{S}$  is Low, the command input cycle becomes valid. When  $\overline{S}$  is High, all inputs are ignored. However, internal operations (bank active, burst operations, etc.) are held.

 $\overline{RE}$ ,  $\overline{CE}$  and  $\overline{W}$  (input pins): Although these pin names are the same as those of conventional DRAMs, they function in a different way. These pins define operation commands (read, write, etc.) depending on the combination of their voltage levels. For details, refer to the command operation section.

**A0 to A12 (input pins):** Row address (AX0 to AX12) is determined by A0 to A12 level at the bank active command cycle CK rising edge. Column address (AY0 to AY9, AY11) is determined by A0 to A9, A11 level at the read or write command cycle CK rising edge. And this column address becomes burst access start address. A10 defines the precharge mode. When A10 = High at the precharge command cycle, all banks are precharged. But when A10 = Low at the precharge command cycle, only the bank that is selected by BA0/BA1 (BA) is precharged.

**BA0/BA1** (input pin): BA0/BA1 are bank select signal (BA). The memory array is divided into bank 0, bank 1, bank 2 and bank 3. If BA0 is Low and BA1 is Low, bank 0 is selected. If BA0 is High and BA1 is Low, bank 1 is selected. If BA0 is Low and BA1 is High, bank 2 is selected. If BA0 is High and BA1 is High, bank 3 is selected.

**CKE0** (input pin): This pin determines whether or not the next CK is valid. If CKE is High, the next CK rising edge is valid. If CKE is Low, the next CK rising edge is invalid. This pin is used for power-down and clock suspend modes.

**DQMB0 to DQMB7 (input pins):** Read operation: If DQMB is High, the output buffer becomes High-Z. If the DQMB is Low, the output buffer becomes Low-Z.

Write operation: If DQMB is High, the previous data is held (the new data is not written). If DQMB is Low, the data is written.

**DO0 to DO63, CB0 to CB7 (input/output pins):** Data is input to and output from these pins.

V<sub>CC</sub> (power supply pins): 3.3 V is applied.

V<sub>SS</sub> (power supply pins): Ground is connected.

#### **Detailed Operation Part**

Refer to the HM5225165B/HM5225805B/HM5225405B-75/A6/B6 datasheet.

#### **Physical outline**



#### **Cautions**

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily

HITACHI

- injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor prodnets

# HITACHI

Semiconductor & Integrated Circuits.

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 NorthAmerica http:semiconductor.hitachi.com/

**URL** Europe

Hitachi Semiconductor

179 East Tasman Drive.

(America) Inc.

Asia (Singapore) Asia (Taiwan) Asia (HongKong)

http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm http://www.hitachi.com.hk/eng/bo/grp3/index.htm http://www.hitachi.co.jp/Sicd/indx.htm Japan

For further information write to: Hitachi Europe GmbH Electronic components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich

http://www.hitachi-eu.com/hel/ecg

San Jose, CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223 Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00

Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead

Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000

Fax: <44> (1628) 778322

Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia Ltd. Taipei Branch Office

3F, Hung Kuo Building. No.167, Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui,

Kowloon, Hong Kong Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX

Copyright @ Hitachi, Ltd., 1998. All rights reserved. Printed in Japan.

#### **Revision Record**

| Rev. | Date          | Contents of Modification                                     | Drawn by | Approved by |
|------|---------------|--------------------------------------------------------------|----------|-------------|
| 0.0  | Jul. 14, 1999 | Initial issue (referred to HM5225165B/HM5225805B/HM5225405B- |          |             |
|      |               | 75/A6/B6 rev 0.0)                                            |          |             |

HITACHI