## CS224 – 3 LAB 6 – PRELEMINARY REPORT İdil Atmaca 22002491

1)

| No. | Cache<br>Size<br>KB | N way<br>cache | Word<br>Size<br>in bits | Block<br>size<br>(no. of<br>words) | No. of Sets | Tag<br>Size<br>in bits | Index<br>Size<br>(Set<br>No.)<br>in bits | Word<br>Block<br>Offset<br>Size in<br>bits1 | Byte<br>Offset<br>Size in<br>bits2 | Block<br>Replace<br>ment<br>Policy<br>Needed<br>(Yes/No) |
|-----|---------------------|----------------|-------------------------|------------------------------------|-------------|------------------------|------------------------------------------|---------------------------------------------|------------------------------------|----------------------------------------------------------|
| 1   | 128                 | 1              | 32                      | 4                                  | 213         | 15                     | 13                                       | 2                                           | 2                                  | No                                                       |
| 2   | 128                 | 4              | 32                      | 16                                 | 29          | 17                     | 9                                        | 4                                           | 2                                  | Yes                                                      |
| 3   | 128                 | Full           | 32                      | 16                                 | 20          | 26                     | 0                                        | 4                                           | 2                                  | Yes                                                      |
| 4   | 256                 | 2              | 64                      | 8                                  | 211         | 15                     | 11                                       | 3                                           | 3                                  | Yes                                                      |
| 5   | 256                 | 4              | 64                      | 32                                 | 28          | 16                     | 8                                        | 5                                           | 3                                  | Yes                                                      |
| 6   | 256                 | Full           | 16                      | 16                                 | 20          | 27                     | 0                                        | 4                                           | 1                                  | Yes                                                      |

2)

| Memory Address<br>Accessed (hex) | Set No. | Hit (yes/no) |
|----------------------------------|---------|--------------|
| 00 00 20 24                      | 00      | No           |
| 00 00 20 42                      | 00      | No           |
| 00 00 20 68                      | 01      | No           |
| 00 00 20 04                      | 00      | No           |
| 00 00 20 0C                      | 01      | No           |
| 00 00 20 4C                      | 01      | No           |

3)

| Memory Address<br>Accessed (hex) | Set No. | Hit (yes/no) |
|----------------------------------|---------|--------------|
| 00 00 00 2C                      | 01      | No           |
| 00 00 00 48                      | 01      | No           |
| 00 00 00 44                      | 00      | No           |
| 00 00 00 0C                      | 01      | No           |
| 00 00 00 04                      | 00      | No           |
| 00 00 00 0C                      | 01      | Yes          |

4)

a) Structure consist a Tag, Index Set, Word Block Offset and Byte offset

```
block size = 32 \times 2 = 64 byte = 2^6 byte
number of set = Cache memory data area size / (N x (block size)) = 2^{10}/(2^3x \ 2^6) = 2
index set = 1 bit
word block offset = 5 bit
byte offset = 1 bit
tag = 32 - (1 + 5 + 1) = 25 bit
structure:
\leftarrowTag\rightarrow\leftarrowindex set\rightarrow\leftarrowword block offset\rightarrow\leftarrowbyte offset\rightarrow
b)
structure:
\leftarrowV\rightarrow\leftarrowD\rightarrow\leftarrowAge\rightarrow\leftarrowTag\rightarrow\leftarrowData\rightarrow
D = 1 bit
V = 1 bit
Tag = 25 \text{ bit}
Age for each block = log_2N
Age = 3 bit
Data = 64 byte = 512 bit
Block Size = 1 + 1+ 25 + 3 + 512 = 542 bits
c)
Set Size = N x Block Size = 2^3 x 542 = 4336 bits
SRAM = (Set Size x (no of sets)) = (4336)x2 = 8672 bits
```

d) SRAM consist Age bits too. And they are used for LRU replacement. If we use random replacement, we do not have to use a data like Age bits. In this way, we probably have slower cache but SRAM will be smaller. For each block 3 Age bits were used which corresponds to 24 bits for each set. So, total of 48 Age bits were used in this example. Consequently, if we use random replacement SRAM will be smaller for 48 bits.