Name: Haozhe Chen NetID: Haozhe3 Section: ZJ1

# ECE 408/CS483 Milestone 3 Report

O. List Op Times, whole program execution time, and accuracy for batch size of 100, 1k, and 10k images from your basic forward convolution kernel in milestone 2. This will act as your baseline this milestone.

| Batch Size | Op Time 1<br>(ms) | Op Time 2<br>(ms) | Total<br>Execution<br>Time | Accuracy<br>(%) |
|------------|-------------------|-------------------|----------------------------|-----------------|
| 100        | 0.247644          | 1.00156           | 0m1.026s                   | 0.86            |
| 1000       | 2.21488           | 8.90458           | 0m9.797s                   | 0.886           |
| 10000      | 21.7086           | 86.3012           | 1m37.050s                  | 0.8714          |

- 1. Optimization 1: Weight matrix (kernel values) in constant memory (1 point)
  - a. Which optimization did you choose to implement and why did you choose that optimization technique.

Based on the baseline, I use constant memory to store weight matrix in this optimization. I choose it since all the thread need to use weight matrix and it is read-only. By storing it to constant memory, global memory IO can be reduced.

b. How does the optimization work? Did you think the optimization would increase performance of the forward convolution? Why? Does the optimization synergize with any of your previous optimizations?

In this optimization, I copy the weight matrix to constant memory by using *cudaMemcpyToSymbol*. All the thread can quickly fetch the data from the constant memory instead of global memory, since the former is "closer" to the GPU computing unit.

## Programmer View of CUDA Memories (Review)

- · Each thread can:
  - Read/write per-thread registers (~1 cycle)
  - Read/write per-block
     shared memory (~5 cycles)
  - Read/write per-grid
     global memory (~500 cycles)

    Read/cally per grid
  - Read/only per-grid constant memory (~5 cycles with caching)



 List the Op Times, whole program execution time, and accuracy for batch size of 100, 1k, and 10k images using this optimization (including any previous optimizations also used).

#### baseline Total Op Time 1 Op Time 2 Accuracy Batch Size Execution (ms) (ms) (%) Time 100 0.247644 1.00156 0m1.026s 0.86 1000 2.21488 8.90458 0m9.797s 0.886 10000 86.3012 1m37.050s 0.8714 21.7086

Weight matrix (kernel values) in constant memory (1 point)

| Batch Size | Op Time 1 | Op Time 2 | Total<br>Execution<br>Time | Accuracy |
|------------|-----------|-----------|----------------------------|----------|
| 100        | 0.180341  | 0.586121  | 0m1.007s                   | 0.86     |
| 1000       | 1.50042   | 5.66141   | 0m9.542s                   | 0.886    |
| 10000      | 14.5644   | 57.1704   | 1m35.073s                  | 0.8714   |

d. Was implementing this optimization successful in improving performance? Why or why not? Include profiling results from *nsys* and *Nsight-Compute* to justify your answer, directly comparing to your baseline (or the previous optimization this one is built off of).

Yes, both the op-time and the "memory busy" decreased, since the less global memory data IO is required during running threads.

The op-time is show above in the table and the memory usage is showed form analysis-file of nv-nsight-cu-cli. The data IO between unified cache and global is decrease about 50% and the memory busy is decrease about 20%.



**GPU SOL** 



e. references did you use when implementing this technique?

The slides from lecture-7.

### Host Code Example

#### 2. Optimization 2: Tiled shared memory convolution (2 points)

a. Which optimization did you choose to implement and why did you choose that optimization technique.

Tiled shared memory is chosen in this optimization. It can also reduce the time of data transfer.

b. How does the optimization work? Did you think the optimization would increase performance of the forward convolution? Why? Does the optimization synergize with any of your previous optimizations?

Data in tiled shared memory can be fetch quicker than the global data as shown in slide below. Therefore, store data into shared memory and then fetch will reduce the data transfer cost. Considering the convolution computation condition, the input data X is more suitable for this optimization. Along with the constant memory optimization on weight matrix. The result will be better. But to get more perceptual intuition, this optimization is based on baseline and shared tiled memory is applied on both weight and input data.

### Programmer View of CUDA Memories (Review)

- Each thread can:
  - Read/write per-thread registers (~1 cycle)
  - Read/write per-block
     shared memory (~5 cycles)
  - Read/write per-grid global memory (~500 cycles)
  - Read/only per-grid constant memory (~5 cycles with caching)



c. List the Op Times, whole program execution time, and accuracy for batch size of 100, 1k, and 10k images using this optimization (including any previous optimizations also used).

#### baseline

| Batch Size | Op Time 1<br>(ms) | Op Time 2<br>(ms) | Total<br>Execution<br>Time | Accuracy<br>(%) |
|------------|-------------------|-------------------|----------------------------|-----------------|
| 100        | 0.247644          | 1.00156           | 0m1.026s                   | 0.86            |
| 1000       | 2.21488           | 8.90458           | 0m9.797s                   | 0.886           |
| 10000      | 21.7086           | 86.3012           | 1m37.050s                  | 0.8714          |

### Tiled shared memory convolution

| Thea sharea memory convolution |                   |                   |                            |                 |  |
|--------------------------------|-------------------|-------------------|----------------------------|-----------------|--|
| Batch Size                     | Op Time 1<br>(ms) | Op Time 2<br>(ms) | Total<br>Execution<br>Time | Accuracy<br>(%) |  |
| 100                            | 0.281618          | 1.32705           | 0m1.017s                   | 0.86            |  |
| 1000                           | 2.82856           | 13.5985           | 0m9.559s                   | 0.886           |  |
| 10000                          | 26.9448           | 135.485           | 1m35.518s                  | 0.8714          |  |

d. Was implementing this optimization successful in improving performance? Why or why not? Include profiling results from *nsys* and *Nsight-Compute* to justify your answer, directly comparing to your baseline (or the previous optimization this one is built off of).

From the optime shown in table above, it did not successful improve the time cost, for both layers, the kernel spend more time to do the computation. However, from the Nsight-Compute visualization it can be found that shared memory does be used and the *Mem Busy* decreased significantly.



Memory workload analysis

One of the possible reasons for the time cost is that, each kernel need to copy data into shared memory first and then do the computation. There is a \_\_syncthreads between the memory copies and the computation. The tile with cannot just fit the size of the input and the weight. As a result, more divergence happen in copy memory, especially the coping input step in the second layer.



e. What references did you use when implementing this technique?

Slides from lecture-8.

```
__global__ void convolution_1D_tiled_kernel float *N, float *P, int Width) {
  int I = blockIdx.x * blockDim.x + threadIdx.x;
__shared__ float N_ds[TILE_SIZE + MASK_WIDTH - 1];
int radius = MASK_WIDTH / 2;
  int start = i - radius;
  if (0 <= start && Width > start) {
                                               // all threads
    N_ds[threadIdx.x] = N[start];
  else
    N_ds[threadIdx.x] = 0.0f;
  if (MASK WIDTH - 1 > threadIdx.x) {
                                               // some threads
    start += TILE SIZE;
    if (Width > start) {
      N_ds[threadIdx.x + TILE_SIZE] = N[start];
    else
      N ds[threadIdx.x + TILE SIZE] = 0.0f;
  __syncthreads();
                                                                                   Alt.
  float Pvalue = 0.0f;
  for (int j = 0; MASK_WIDTH > j; j++) {
                                                                            Strategy 1
    Pvalue += N_ds[threadIdx.x + j] * Mc[j];
  P[i] = Pvalue;
```

| 3. | Optimization 3: Fixed | point (FP16 | ) arithmetic. | (4 | point | ) |
|----|-----------------------|-------------|---------------|----|-------|---|
|----|-----------------------|-------------|---------------|----|-------|---|

a. Which optimization did you choose to implement and why did you choose that optimization technique.

Fixed point (FP16) arithmetic is chosen to improve the FP throughput.

b. How does the optimization work? Did you think the optimization would increase performance of the forward convolution? Why? Does the optimization synergize with any of your previous optimizations?

Comparing to the float type data, the time of memory IO (transfer) of FP16 type data is smaller. The memory size the FP16 token is also smaller. Hence, it would be helpful to change computed data type from float to FP16.

c. List the Op Times, whole program execution time, and accuracy for batch size of 100, 1k, and 10k images using this optimization (including any previous optimizations also used).

#### baseline

| Batch Size | Op Time 1<br>(ms) | Op Time 2<br>(ms) | Total<br>Execution<br>Time | Accuracy<br>(%) |
|------------|-------------------|-------------------|----------------------------|-----------------|
| 100        | 0.247644          | 1.00156           | 0m1.026s                   | 0.86            |
| 1000       | 2.21488           | 8.90458           | 0m9.797s                   | 0.886           |
| 10000      | 21.7086           | 86.3012           | 1m37.050s                  | 0.8714          |

#### Fixed point

| r mass parms |                   |                   |                            |                 |  |  |
|--------------|-------------------|-------------------|----------------------------|-----------------|--|--|
| Batch Size   | Op Time 1<br>(ms) | Op Time 2<br>(ms) | Total<br>Execution<br>Time | Accuracy<br>(%) |  |  |
| 100          | 0.226148          | 0.834954          | 0m0.985s                   | 0.86            |  |  |
| 1000         | 2.09082           | 8.1657            | 0m9.327s                   | 0.887           |  |  |
| 10000        | 20.596            | 81.7839           | 1m32.731s                  | 0.8716          |  |  |

d. Was implementing this optimization successful in improving performance? Why or why not? Include profiling results from *nsys* and *Nsight-Compute* to justify your answer, directly comparing to your baseline (or the previous optimization this one is built off of).

Yes, it the op-time is shown in the table above. This optimization reduces the op-time for all data size tests. From the Nsight-computer visualization, it can be figured out that the FP16 compute unit was utilized, which was not in the baseline.

#### **GPU SOL**

```
        No GPU Speed Of Light

        SOL SM [%]
        88.00 (+4.81%)
        Duration [msecond]

        SOL Memory [%]
        67.42 (-25.24%)
        Elapsed Cycles [cycle]

        SOL L1/TEX Cache [%]
        67.53 (-25.23%)
        SM Active Cycles [cycle]

        SOL L2 Cache [%]
        10.23 (-17.25%)
        SM Frequency [cycle/nsecond]

        SOL DRAM [%]
        33.27 (-12.35%)
        DRAM Frequency [cycle/usecond]
```



It worth mentioning that when I try to run the ranking, this method faided to invoke FP16 but use XU instead, the code is not modified. I failed to debug it at the end. As a result, it is not used in the ranking version.



e. What references did you use when implementing this technique?

https://docs.nvidia.com/cuda/cuda-mathapi/group CUDA MATH HALF ARITHMETIC.html#group CUDA MATH HALF ARITHMETIC

- 4. Optimization 4: Using Streams to overlap computation with data transfer (4 point) (Delete this section blank if you did not implement this many optimizations.)
  - a. Which optimization did you choose to implement and why did you choose that optimization technique.

Streams is chosen to make the computation event overlap with each other. It can increase the performance of data transfer.

b. How does the optimization work? Did you think the optimization would increase performance of the forward convolution? Why? Does the optimization synergize with any of your previous optimizations?

Stream can divide a computation task into some event and execute them in a specific order. For tasks with large data size, it takes time to copy data from CPU memory to GPU memory. By using stream, it was possible to send part of data first and start computation for those arrived data. As a result, the transfer and the computation can run simultaneously. The time is therefore saved. I think it will work since from the nsys visualization, the time of data copy is an important part of kernel.

 List the Op Times, whole program execution time, and accuracy for batch size of 100, 1k, and 10k images using this optimization (including any previous optimizations also used).

| b | ase | line |
|---|-----|------|
|   |     |      |

| baseline   |                   |                   |                            |                 |  |  |
|------------|-------------------|-------------------|----------------------------|-----------------|--|--|
| Batch Size | Op Time 1<br>(ms) | Op Time 2<br>(ms) | Total<br>Execution<br>Time | Accuracy<br>(%) |  |  |
| 100        | 0.247644          | 1.00156           | 0m1.026s                   | 0.86            |  |  |
| 1000       | 2.21488           | 8.90458           | 0m9.797s                   | 0.886           |  |  |
| 10000      | 21.7086           | 86.3012           | 1m37.050s                  | 0.8714          |  |  |

#### Streams

| Batch Size | Op Time 1<br>(ms) | Op Time 2<br>(ms) | Total<br>Execution<br>Time | Accuracy<br>(%) |
|------------|-------------------|-------------------|----------------------------|-----------------|
| 100        | 0.197063          | 0.647642          | 0m1.007s                   | 0.86            |
| 1000       | 1.6191            | 6.14623           | 0m9.745s                   | 0.886           |
| 10000      | 16.0476           | 62.3129           | 1m37.263s                  | 0.8716          |

d. Was implementing this optimization successful in improving performance? Why or why not? Include profiling results from *nsys* and *Nsight-Compute* to justify your answer, directly comparing to your baseline (or the previous optimization this one is built off of).

Yes, the stream optimization reduces the op-time as shown in the table above. The data transferred between CPU and GPU just as I described in part.b. I set 10 stream for each layer and data was divided into 10 batch. The first arrived batch begins to compute first and then the second. Since this optimization is based on baseline and to special work required, it copy the data back to host asynchronously, after a "cudaDeviceSynchronize". The SOL SM and SOL memory of



e. What references did you use when implementing this technique? <a href="https://on-demand.gputechconf.com/gtc/2014/presentations/S4158-cuda-streams-best-practices-common-pitfalls.pdf">https://on-demand.gputechconf.com/gtc/2014/presentations/S4158-cuda-streams-best-practices-common-pitfalls.pdf</a>