

## INSTITUTE OF ENGINEERING & TECHNOLOGY

Devi Ahilya Vishwavidyalaya

**INDORE** 



Department of E&I ENGINEERING

**SESSION:** 2017-2021

Subject: VLSI

17E7053

**SUBMITTED TO:** 

**SUBMITTED BY:** 

Vaibhav Neema sir

**Tanay Paliwal** 



## 1-8 DEMUX

The process of getting information from one input and transmitting the same over one of many outputs is called <u>demultiplexing</u>. A <u>demultiplexer</u> is a combinational logic circuit that receives the information on a single input and transmits the same information over one of 2n possible output lines.

Demultiplexers are also called as data distributors, since they transmit the same data which is received at the input to different destinations.

The below figure shows the block diagram of a 1-to-8 demultiplexer that consists of single input D, three select inputs S2, S1 and S0 and eight outputs from Y0 to Y7.

It is also called as 3-to-8 <u>demultiplexer</u> due to three select input lines. It distributes one input line to one of 8 output lines depending on the combination of select inputs.



The truth table for this type of <u>demultiplexer</u> is shown below. The input D is connected with one of the eight outputs from Y0 to Y7 based on the select lines S2, S1 and S0.

| Data Input | Select Inputs  |                |    | Outputs |                |                       |                |                |                |                |    |
|------------|----------------|----------------|----|---------|----------------|-----------------------|----------------|----------------|----------------|----------------|----|
| D          | S <sub>2</sub> | S <sub>1</sub> | So | Y,      | Y <sub>6</sub> | <b>Y</b> <sub>5</sub> | Y <sub>4</sub> | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Yo |
| D          | 0              | 0              | 0  | 0       | 0              | 0                     | 0              | 0              | 0              | 0              | D  |
| D          | 0              | 0              | 1  | 0       | 0              | 0                     | 0              | 0              | 0              | D              | 0  |
| D          | 0              | 1              | 0  | 0       | 0              | 0                     | 0              | 0              | D              | 0              | 0  |
| D          | 0              | 1              | 1  | 0       | 0              | 0                     | 0              | D              | 0              | 0              | 0  |
| D          | 1              | 0              | 0  | 0       | 0              | 0                     | D              | 0              | 0              | 0              | 0  |
| D          | 1              | 0              | 1  | 0       | 0              | D                     | 0              | 0              | 0              | 0              | 0  |
| D          | 1              | 1              | 0  | 0       | D              | 0                     | 0              | 0              | 0              | 0              | 0  |
| D          | 1              | 1              | 1  | D       | 0              | 0                     | 0              | 0              | 0              | 0              | 0  |

Boolean expressions for all the outputs can be written as follows.



From these obtained equations, the logic diagram of this demultiplexer can be implemented by using eight AND gates and three NOT gates as shown in below figure. The different combinations of the select lines, select one AND gate at given time, such that data input will appear at a particular output.







