## **INSTITUTE OF ENGINEERING AND TECHNOLOGY**



# CIRCUIT DESIGN USING HDL (EIR7C4) LAB ASSIGNMENT

**SESSION: 2020-2021** 

**TOPIC: 3X8 DECODER USING BEHAVIOURAL MODELLING.** 

### **SUBMITTED TO:**

Dr. Vaibhav Neema

## **SUBMITTED BY:**

Nirvan Mishra

E&I (7<sup>th</sup> Sem)

Roll no.:17E7027

Enroll no.:DE17219

## 1) 3X8DECODER CIRCUIT DIAGRAM AND TRUTH TABLE:

#### 3×8 Decoder circuit



#### **Truth Table**

| С | b | а | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 |
|---|---|---|----|----|----|----|----|----|----|----|
| 0 | 0 | 0 | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0 | 1 | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 0 | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 1 | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1 | 0 | 0 | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1 | 0 | 1 | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1 | 1 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 1 | 1 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

## 2) SOURCE CODE:

```
| Code your design here | Tibrary IEEE; | State | Stat
```

## 3) TEST BENCH:

## 4) OUTPUT WAVEFORM:

