# INSTITUTE OF ENGINEERING AND TECHNOLOGY, INDORE



# **CIRCUIT DESIGN USING HDL (EIR7C4)**

(Lab Assignment)

**Session (2020-21)** 

## **Submitted to:**

Dr. Vaibhav Neema

## **Submitted by**

Raja Choudhary E&I (7<sup>th</sup> Sem) Roll no. 17E7034 Enroll no. DE17225

# Q. Design Of 8:1 MUX. Ans.



# **Truth Table of 8:1 MUX**

| S1 | S2 | S3 | О  |
|----|----|----|----|
| 0  | 0  | 0  | I1 |
| 0  | 0  | 1  | I2 |
| 0  | 1  | 0  | I3 |
| 0  | 1  | 1  | I4 |
| 1  | 0  | 0  | I5 |
| 1  | 0  | 1  | I6 |
| 1  | 1  | 0  | I7 |
| 1  | 1  | 1  | I8 |

#### Testbench code of 8:1 MUX

```
testbench.vhd
            \oplus
                                                                                                             VHDL Testbench
 1 -- Code your testbench here
 2 LIBRARY ieee;
3 USE ieee.std_logic_1164.ALL;
 4 USE ieee.std_logic_unsigned.all;
 5 USE ieee.numeric_std.ALL;
 7 ENTITY tb_multiplexer_vhd IS
 8 END tb_multiplexer_vhd;
 10 ARCHITECTURE behavior OF tb_multiplexer_vhd IS
 11
 12 -- Component Declaration for the Unit Under Test (UUT)
 13 COMPONENT multiplexer
 14 PORT(
 15 x:IN std_logic_vector(7 downto 0);
 16 sel:IN std_logic_vector(2 downto 0);
 17 y:OUT std_logic
 18 );
 19 END COMPONENT;
 20
 21 -- Inputs
 22 SIGNAL x : std_logic_vector(7 downto 0) := (others=>'0');
23 SIGNAL sel : std_logic_vector(2 downto 0) := (others=>'0');
 24
 os Outpute
```

```
testbench.vhd
 20
 21 -- Inputs
 22 SIGNAL x : std_logic_vector(7 downto 0) := (others=>'0');
 23 SIGNAL sel : std_logic_vector(2 downto 0) := (others=>'0');
 24
 25 --Outputs
 26 SIGNAL y : std_logic;
 27
 28 BEGIN
 29
 30 -- Instantiate the Unit Under Test (UUT)
 31 uut: multiplexer PORT MAP(x => x,
 32 sel => sel,
 33 y => y
 34 );
 35 x<= "01010101" after 10ns;
 36 sel<= "001" after 10ns, "010" after 20ns, "011" after 30ns, "100" after 40ns, "101" after 50ns, "110"
   after 60ns, "111" after 70ns;
 37
 38 END;
 39
 40
```

### Design code of 8:1 MUX

```
\oplus
design.vhd
                                                                                                          VHDL Design
 1 -- Code your design herelibrary IEEE;
 2 library IEEE;
 3 use IEEE.STD_LOGIC_1164.ALL;
 4 use IEEE.STD_LOGIC_ARITH.ALL;
 5 use IEEE.STD_LOGIC_UNSIGNED.ALL;
 6 entity multiplexer is
 7 Port ( x:in STD_LOGIC_VECTOR (7 downto 0);
 8 sel:in STD_LOGIC_VECTOR (2 downto 0);
 9 y : out STD_LOGIC);
 10 end multiplexer;
 11 architecture Behavioral of multiplexer is
 12 begin
 13 process (x,sel)
 14 begin
 15 case sel is
 16 when "000"=>y<=x(0);
 17 when "001"=>y<=x(1);
 18 when "010"=>y<=x(2);
19 when "011"=>y<=x(3);
 20 when "100"=>y<=x(4);
 21 when "101"=>y<=x(5);
22 when "110"=>y<=x(6);
23 when "111"=>y<=x(
 24 end Behavioral; 7);
 25 when others=> null;
 26 end case;
 27 end process;
```

Output of 8:1 MUX



Note: To revert to EPWave opening in a new browser window, set that option on your user page.