# Contents

| eBPF | Instruction Set Specification, v1.0         | 1  |
|------|---------------------------------------------|----|
| 1.1  | Documentation conventions                   | 1  |
| 1.2  | Registers and calling convention            | 1  |
| 1.3  | Instruction encoding                        | 2  |
|      | 1.3.1 Instruction classes                   | 3  |
| 1.4  | Arithmetic and jump instructions            | 3  |
|      | 1.4.1 Arithmetic instructions               | 4  |
|      | 1.4.1.1 Byte swap instructions              | 5  |
|      | 1.4.2 Jump instructions                     | 6  |
|      | 1.4.2.1 Helper functions                    | 7  |
|      | 1.4.2.2 Runtime functions                   | 7  |
|      | 1.4.2.3 eBPF functions                      | 7  |
| 1.5  | Load and store instructions                 | 7  |
|      | 1.5.1 Regular load and store operations     | 8  |
|      | 1.5.2 Atomic operations                     | 8  |
|      | 1.5.3 64-bit immediate instructions         | 9  |
|      | 1.5.3.1 Map objects                         | 10 |
|      | 1.5.3.2 Variables                           | 10 |
|      | 1.5.4 Legacy BPF Packet access instructions | 10 |

# 1 eBPF Instruction Set Specification, v1.0

This document specifies version 1.0 of the eBPF instruction set.

The eBPF instruction set consists of eleven 64 bit registers, a program counter, and an implementation-specific amount (e.g., 512 bytes) of stack space.

# 1.1 Documentation conventions

For brevity, this document uses the type notion "u64", "u32", etc. to mean an unsigned integer whose width is the specified number of bits, and "s32", etc. to mean a signed integer of the specified number of bits.

# 1.2 Registers and calling convention

eBPF has 10 general purpose registers and a read-only frame pointer register, all of which are 64-bits wide.

The eBPF calling convention is defined as:

- R0: return value from function calls, and exit value for eBPF programs
- R1 R5: arguments for function calls
- R6 R9: callee saved registers that function calls will preserve
- R10: read-only frame pointer to access stack

Registers R0 - R5 are caller-saved registers, meaning the BPF program needs to either spill them to the BPF stack or move them to callee saved registers if these arguments are to be reused across multiple function calls. Spilling means that the value in the register is moved to the BPF stack. The reverse operation of moving the variable from the BPF stack to the register is called filling. The reason for spilling/filling is due to the limited number of registers.

Upon entering execution of an eBPF program, registers R1 - R5 initially can contain the input arguments for the program (similar to the argc/argv pair for a typical C program). The actual number of registers used, and their meaning, is defined by the program type; for example, a networking program might have an argument that includes network packet data and/or metadata.

# 1.3 Instruction encoding

An eBPF program is a sequence of instructions.

eBPF has two instruction encodings:

- the basic instruction encoding, which uses 64 bits to encode an instruction
- the wide instruction encoding, which appends a second 64-bit immediate (i.e., constant) value after the basic instruction for a total of 128 bits.

The fields conforming an encoded basic instruction are stored in the following order:

```
opcode:8 src_reg:4 dst_reg:4 offset:16 imm:32 // In little-endian BPF.
opcode:8 dst_reg:4 src_reg:4 offset:16 imm:32 // In big-endian BPF.
```

#### imm

signed integer immediate value

#### offset

signed integer offset used with pointer arithmetic

#### src rea

the source register number (0-10), except where otherwise specified (64-bit immediate instructions reuse this field for other purposes)

#### dst reg

destination register number (0-10)

## opcode

operation to perform

Note that the contents of multi-byte fields ('imm' and 'offset') are stored using big-endian byte ordering in big-endian BPF and little-endian byte ordering in little-endian BPF.

For example:

Note that most instructions do not use all of the fields. Unused fields must be set to zero.

As discussed below in 64-bit immediate instructions, a 64-bit immediate instruction uses a 64-bit immediate value that is constructed as follows. The 64 bits following the basic instruction contain a pseudo instruction using the same format but with opcode, dst\_reg, src\_reg, and offset all set to zero, and imm containing the high 32 bits of the immediate value.

This is depicted in the following figure:

# '----' pseudo instruction

Thus the 64-bit immediate value is constructed as follows:

imm64 = (next\_imm << 32) | imm

where 'next\_imm' refers to the imm value of the pseudo instruction following the basic instruction. The unused bytes in the pseudo instruction are reserved and shall be cleared to zero.

### 1.3.1 Instruction classes

The encoding of the 'opcode' field varies and can be determined from the three least significant bits (LSB) of the 'opcode' field which holds the "instruction class", as follows:

| class         | val<br>ue | description                     | reference                        |
|---------------|-----------|---------------------------------|----------------------------------|
| BPF_LD        | 0x0<br>0  | non-standard load operations    | Load and store instructions      |
| BPF_LD<br>X   | 0x0<br>1  | load into register operations   | Load and store instructions      |
| BPF_ST        | 0x0<br>2  | store from immediate operations | Load and store instructions      |
| BPF_ST<br>X   | 0x0<br>3  | store from register operations  | Load and store instructions      |
| BPF_AL<br>U   | 0x0<br>4  | 32-bit arithmetic operations    | Arithmetic and jump instructions |
| BPF_JM<br>P   | 0x0<br>5  | 64-bit jump operations          | Arithmetic and jump instructions |
| BPF_JM<br>P32 | 0x0<br>6  | 32-bit jump operations          | Arithmetic and jump instructions |
| BPF_AL<br>U64 | 0x0<br>7  | 64-bit arithmetic operations    | Arithmetic and jump instructions |

# 1.4 Arithmetic and jump instructions

For arithmetic and jump instructions (BPF\_ALU, BPF\_ALU64, BPF\_JMP and BPF\_JMP32), the 8-bit 'opcode' field is divided into three parts:

| 4 bits (MSB) | 1 bit  | 3 bits (LSB)      |
|--------------|--------|-------------------|
| code         | source | instruction class |

### code

the operation code, whose meaning varies by instruction class

#### source

the source operand location, which unless otherwise specified is one of:

| source                                                    | value                                         | description                                    |  |
|-----------------------------------------------------------|-----------------------------------------------|------------------------------------------------|--|
| BPF_K                                                     | 0x00 use 32-bit 'imm' value as source operand |                                                |  |
| BPF_X 0x08 use 'src_reg' register value as source operand |                                               | use 'src_reg' register value as source operand |  |

## instruction class

the instruction class (see Instruction classes)

### 1.4.1 Arithmetic instructions

Instruction class  $\mathtt{BPF\_ALU}$  uses 32-bit wide operands (zeroing the upper 32 bits of the destination register) while  $\mathtt{BPF\_ALU64}$  uses 64-bit wide operands for otherwise identical operations. The 'code' field encodes the operation as below, where 'src' and 'dst' refer to the values of the source and destination registers, respectively.

| code         | valu<br>e           | description                                             |  |  |
|--------------|---------------------|---------------------------------------------------------|--|--|
| BPF_AD<br>D  | 0x00                | dst += src                                              |  |  |
| BPF_SU<br>B  | _SU 0x10 dst -= src |                                                         |  |  |
| BPF_MU<br>L  | 0x20                | dst *= src                                              |  |  |
| BPF_DIV      | 0x30                | dst = (src != 0) ? (dst / src) : 0                      |  |  |
| BPF_OR       | 0x40                | dst  = src                                              |  |  |
| BPF_AN<br>D  | 0x50                | dst &= src                                              |  |  |
| BPF_LS<br>H  | 0x60                | dst <<= src                                             |  |  |
| BPF_RS<br>H  | 0x70                | dst >>= src                                             |  |  |
| BPF_NE<br>G  | 0x80 dst = ~src     |                                                         |  |  |
| BPF_MO<br>D  | 0x90                | dst = (src != 0) ? (dst % src) : dst                    |  |  |
| BPF_XO<br>R  | 0xa0                | dst ^= src                                              |  |  |
| BPF_MO<br>V  | 0xb0                | dst = src                                               |  |  |
| BPF_AR<br>SH | 0xc0                | sign extending shift right                              |  |  |
| BPF_EN<br>D  | 0xd0                | byte swap operations (see Byte swap instructions below) |  |  |

Underflow and overflow are allowed during arithmetic operations, meaning the 64-bit or 32-bit value will wrap. If eBPF program execution would result in division by zero, the destination register is instead set to zero. If execution would result in modulo by zero, for BPF\_ALU64 the value of the destination register is unchanged whereas for BPF\_ALU the upper 32 bits of the destination register are zeroed.

#### Examples:

BPF ADD | BPF X | BPF ALU (0x0c) means:

```
dst = (u32) ((u32) dst + (u32) src)
```

where '(u32)' indicates that the upper 32 bits are zeroed.

```
BPF_ADD | BPF_X | BPF_ALU64 (0x0f) means:
```

```
dst = dst + src
```

BPF\_XOR | BPF\_K | BPF\_ALU (0xa4) means:

```
dst = (u32) dst ^ (u32) imm32
```

BPF\_XOR | BPF\_K | BPF\_ALU64 (0xa7) means:

```
dst = dst ^ imm32
```

Also note that the division and modulo operations are unsigned. Thus, for BPF\_ALU, 'imm' is first interpreted as an unsigned 32-bit value, whereas for BPF\_ALU64, 'imm' is first sign extended to 64 bits and the result interpreted as an unsigned 64-bit value. There are no instructions for signed division or modulo.

#### 1.4.1.1 Byte swap instructions

The byte swap instructions use an instruction class of BPF\_ALU and a 4-bit 'code' field of BPF\_END.

The byte swap instructions operate on the destination register only and do not use a separate source register or immediate value.

Byte swap instructions use the 1-bit 'source' field in the 'opcode' field as follows. Instead of indicating the source operator, it is instead used to select what byte order the operation converts from or to:

| source        | value | description                                       |  |
|---------------|-------|---------------------------------------------------|--|
| BPF_TO_LE     | 0x00  | convert between host byte order and little endian |  |
| BPF_TO_B<br>E | 0x08  | convert between host byte order and big endian    |  |

The 'imm' field encodes the width of the swap operations. The following widths are supported: 16, 32 and 64. The following table summarizes the resulting possibilities:

| opcode construction           | opcode | i<br>m<br>m | mnemoni<br>c | pseudocode         |
|-------------------------------|--------|-------------|--------------|--------------------|
| BPF_END   BPF_TO_LE   BPF_ALU | 0xd4   | 1<br>6      | le16 dst     | dst = htole16(dst) |
| BPF_END   BPF_TO_LE   BPF_ALU | 0xd4   | 3 2         | le32 dst     | dst = htole32(dst) |
| BPF_END   BPF_TO_LE   BPF_ALU | 0xd4   | 6<br>4      | le64 dst     | dst = htole64(dst) |
| BPF_END   BPF_TO_BE   BPF_ALU | 0xdc   | 1<br>6      | be16 dst     | dst = htobe16(dst) |
| BPF_END   BPF_TO_BE   BPF_ALU | 0xdc   | 3 2         | be32 dst     | dst = htobe32(dst) |
| BPF_END   BPF_TO_BE   BPF_ALU | 0xdc   | 6<br>4      | be64 dst     | dst = htobe64(dst) |

## where

- mnenomic indicates a short form that might be displayed by some tools such as disassemblers
- 'htoleNN()' indicates converting a NN-bit value from host byte order to little-endian byte order
- 'htobeNN()' indicates converting a NN-bit value from host byte order to big-endian byte order

# 1.4.2 Jump instructions

Instruction class  $BPF\_JMP32$  uses 32-bit wide operands while  $BPF\_JMP$  uses 64-bit wide operands for otherwise identical operations.

The 4-bit 'code' field encodes the operation as below, where PC is the program counter:

| code         | valu<br>e | sr<br>c     | description                | notes                 |
|--------------|-----------|-------------|----------------------------|-----------------------|
| BPF_JA       | 0x0       | 0<br>x<br>0 | PC += offset               | BPF_JMP only          |
| BPF_JEQ      | 0x1       | a<br>n<br>y | PC += offset if dst == src |                       |
| BPF_JGT      | 0x2       | a<br>n<br>y | PC += offset if dst > src  | unsigned              |
| BPF_JGE      | 0x3       | a<br>n<br>y | PC += offset if dst >= src | unsigned              |
| BPF_JSE<br>T | 0x4       | a<br>n<br>y | PC += offset if dst & src  |                       |
| BPF_JNE      | 0x5       | a<br>n<br>y | PC += offset if dst != src |                       |
| BPF_JSG<br>T | 0x6       | a<br>n<br>y | PC += offset if dst > src  | signed                |
| BPF_JSG<br>E | 0x7       | a<br>n<br>y | PC += offset if dst >= src | signed                |
| BPF_CAL<br>L | 0x8       | 0<br>x<br>0 | call helper function imm   | see Helper functions  |
| BPF_CAL<br>L | 0x8       | 0<br>x<br>1 | call PC += offset          | see eBPF functions    |
| BPF_CAL<br>L | 0x8       | 0<br>x<br>2 | call runtime function imm  | see Runtime functions |
| BPF_EXI<br>T | 0x9       | 0<br>x<br>0 | return                     | BPF_JMP only          |
| BPF_JLT      | 0xa       | a<br>n<br>y | PC += offset if dst < src  | unsigned              |
| BPF_JLE      | 0xb       | a<br>n<br>y | PC += offset if dst <= src | unsigned              |

| BPF_JSL<br>T | Охс | a<br>n<br>y | PC += offset if dst < src  | signed |
|--------------|-----|-------------|----------------------------|--------|
| BPF_JSL<br>E | 0xd | a<br>n<br>y | PC += offset if dst <= src | signed |

#### Example:

BPF\_JSGE | BPF\_X | BPF\_JMP32 (0x7e) means:

```
if (s32)dst s>= (s32)src goto +offset
```

where 's>=' indicates a signed '>=' comparison.

#### 1.4.2.1 Helper functions

Helper functions are a concept whereby BPF programs can call into a set of function calls exposed by the eBPF runtime. Each helper function is identified by an integer used in a BPF\_CALL instruction. The available helper functions may differ for each eBPF program type.

Conceptually, each helper function is implemented with a commonly shared function signature defined as:

In actuality, each helper function is defined as taking between 0 and 5 arguments, with the remaining registers being ignored. The definition of a helper function is responsible for specifying the type (e.g., integer, pointer, etc.) of the value returned, the number of arguments, and the type of each argument.

Note that BPF\_CALL | BPF\_X | BPF\_JMP (0x8d), where the helper function integer would be read from a specified register, is reserved and currently not permitted.

## 1.4.2.2 Runtime functions

Runtime functions are like helper functions except that they are not specific to eBPF programs. They use a different numbering space from helper functions, but otherwise the same considerations apply.

#### 1.4.2.3 eBPF functions

eBPF functions are functions exposed by the same eBPF program as the caller, and are referenced by offset from the call instruction, similar to BPF JA. A BPF EXIT within the eBPF function will return to the caller.

# 1.5 Load and store instructions

For load and store instructions (BPF\_LD, BPF\_LDX, BPF\_ST, and BPF\_STX), the 8-bit 'opcode' field is divided as:

| 3 bits (MSB) | 2 bits | 3 bits (LSB)      |
|--------------|--------|-------------------|
| mode         | size   | instruction class |

# mode

one of:

| mode<br>modifier | va<br>lu<br>e | description                         | reference                             |
|------------------|---------------|-------------------------------------|---------------------------------------|
| BPF_IMM          | 0x<br>00      | 64-bit immediate instructions       | 64-bit immediate instructions         |
| BPF_ABS          | 0x<br>20      | legacy BPF packet access (absolute) | Legacy BPF Packet access instructions |

| BPF_IND        | 0x<br>40 | legacy BPF packet access (indirect) | Legacy BPF Packet access instructions |
|----------------|----------|-------------------------------------|---------------------------------------|
| BPF_MEM        | 0x<br>60 | regular load and store operations   | Regular load and store operations     |
| BPF_ATO<br>MIC | 0x<br>c0 | atomic operations                   | Atomic operations                     |

#### size

one of:

| size modifier | value | description           |
|---------------|-------|-----------------------|
| BPF_W         | 0x00  | word (4 bytes)        |
| BPF_H         | 0x08  | half word (2 bytes)   |
| BPF_B         | 0x10  | byte                  |
| BPF_DW        | 0x18  | double word (8 bytes) |

#### instruction class

the instruction class (see Instruction classes)

# 1.5.1 Regular load and store operations

The BPF\_MEM mode modifier is used to encode regular load and store instructions that transfer data between a register and memory.

```
BPF_MEM | <size> | BPF_STX means:
```

```
*(size *) (dst + offset) = src
```

BPF\_MEM | <size> | BPF\_ST means:

```
*(size *) (dst + offset) = imm32
```

BPF\_MEM | <size> | BPF\_LDX means:

```
dst = *(size *) (src + offset)
```

where size is one of: BPF\_B, BPF\_H, BPF\_W, or BPF\_DW.

# 1.5.2 Atomic operations

Atomic operations are operations that operate on memory and can not be interrupted or corrupted by other access to the same memory region by other eBPF programs or means outside of this specification.

All atomic operations supported by eBPF are encoded as store operations that use the BPF\_ATOMIC mode modifier as follows:

- BPF\_ATOMIC | BPF\_W | BPF\_STX (0xc3) for 32-bit operations
- BPF\_ATOMIC | BPF\_DW | BPF\_STX (0xdb) for 64-bit operations

Note that 8-bit (BPF\_B) and 16-bit (BPF\_H) wide atomic operations are not supported, nor is BPF\_ATOMIC | <size> | BPF\_ST.

The 'imm' field is used to encode the actual atomic operation. Simple atomic operation use a subset of the values defined to encode arithmetic operations in the 'imm' field to encode the atomic operation:

| imm value description |
|-----------------------|
|-----------------------|

| BPF_ADD | 0x00 | atomic add |
|---------|------|------------|
| BPF_OR  | 0x40 | atomic or  |
| BPF_AND | 0x50 | atomic and |
| BPF_XOR | 0xa0 | atomic xor |

BPF\_ATOMIC | BPF\_W | BPF\_STX (0xc3) with 'imm' = BPF\_ADD means:

```
*(u32 *)(dst + offset) += src
```

BPF\_ATOMIC | BPF\_DW | BPF\_STX (0xdb) with 'imm' = BPF ADD means:

```
*(u64 *)(dst + offset) += src
```

In addition to the simple atomic operations above, there also is a modifier and two complex atomic operations:

| imm         | value            | description                 |
|-------------|------------------|-----------------------------|
| BPF_FETCH   | 0x01             | modifier: return old value  |
| BPF_XCHG    | 0xe0   BPF_FETCH | atomic exchange             |
| BPF_CMPXCHG | 0xf0   BPF_FETCH | atomic compare and exchange |

The BPF\_FETCH modifier is optional for simple atomic operations, and always set for the complex atomic operations. If the BPF\_FETCH flag is set, then the operation also overwrites src with the value that was in memory before it was modified.

The BPF\_XCHG operation atomically exchanges src with the value addressed by dst + offset.

The BPF\_CMPXCHG operation atomically compares the value addressed by dst + offset with R0. If they match, the value addressed by dst + offset is replaced with src. In either case, the value that was at dst + offset before the operation is zero-extended and loaded back to R0.

# 1.5.3 64-bit immediate instructions

Instructions with the BPF\_IMM 'mode' modifier use the wide instruction encoding defined in Instruction encoding, and use the 'src' field of the basic instruction to hold an opcode subtype.

The following instructions are defined, and use additional concepts defined below:

| opcode construction          | opc<br>ode | s<br>r<br>c | pseudocode                           | imm<br>type    | dst type     |
|------------------------------|------------|-------------|--------------------------------------|----------------|--------------|
| BPF_IMM   BPF_DW  <br>BPF_LD | 0x1<br>8   | 0<br>x<br>0 | dst = imm64                          | integer        | integer      |
| BPF_IMM   BPF_DW  <br>BPF_LD | 0x1<br>8   | 0<br>x<br>1 | dst = map_by_fd(imm)                 | map fd         | map          |
| BPF_IMM   BPF_DW  <br>BPF_LD | 0x1<br>8   | 0<br>x<br>2 | dst = mva(map_by_fd(imm)) + next_imm | map fd         | data pointer |
| BPF_IMM   BPF_DW  <br>BPF_LD | 0x1<br>8   | 0<br>x<br>3 | dst = variable_addr(imm)             | variable<br>id | data pointer |

| BPF_IMM   BPF_DW  <br>BPF_LD | 0x1<br>8 | 0<br>x<br>4 | dst = code_addr(imm)                             | integer      | code pointer |
|------------------------------|----------|-------------|--------------------------------------------------|--------------|--------------|
| BPF_IMM   BPF_DW  <br>BPF_LD | 0x1<br>8 | 0<br>x<br>5 | dst = map_by_idx(imm)                            | map<br>index | map          |
| BPF_IMM   BPF_DW  <br>BPF_LD | 0x1<br>8 | 0<br>x<br>6 | <pre>dst = mva(map_by_idx(imm)) + next_imm</pre> | map<br>index | data pointer |

#### where

- map\_by\_fd(fd) means to convert a 32-bit POSIX file descriptor into an address of a map object (see Map objects)
- map\_by\_index(index) means to convert a 32-bit index into an address of a map object
- mva(map) gets the address of the first value in a given map object
- variable\_addr(id) gets the address of a variable (see Variables) with a given id
- code\_addr(offset) gets the address of the instruction at a specified relative offset in units of 64-bit blocks
- the 'imm type' can be used by disassemblers for display
- the 'dst type' can be used for verification and JIT compilation purposes

#### 1.5.3.1 Map objects

Maps are shared memory regions accessible by eBPF programs on some platforms, where we use the term "map object" to refer to an object containing the data and metadata (e.g., size) about the memory region. A map can have various semantics as defined in a separate document, and may or may not have a single contiguous memory region, but the 'mva(map)' is currently only defined for maps that do have a single contiguous memory region. Support for maps is optional.

Each map object can have a POSIX file descriptor (fd) if supported by the platform, where 'map\_by\_fd(fd)' means to get the map with the specified file descriptor. Each eBPF program can also be defined to use a set of maps associated with the program at load time, and 'map\_by\_index(index)' means to get the map with the given index in the set associated with the eBPF program containing the instruction.

#### 1.5.3.2 Variables

Variables are memory regions, identified by integer ids, accessible by eBPF programs on some platforms. The 'variable\_addr(id)' operation means to get the address of the memory region identified by the given id. Support for such variables is optional.

# 1.5.4 Legacy BPF Packet access instructions

eBPF previously introduced special instructions for access to packet data that were carried over from classic BPF. However, these instructions are deprecated and should no longer be used.