### Department of Electrical and Computer Engineering Queen's University

# **ELEC 374 Digital Systems Engineering Laboratory Project**

Winter 2023

## Designing a Simple RISC Computer: CPU Specification

# 1. Objectives

The purpose of this project is to design, simulate, implement, and verify a Simple RISC Computer (Mini SRC) consisting of a simple RISC processor, memory, and I/O. You are to use the Intel Quartus II design software for this purpose. The system is to be implemented on the Cyclone III chip (EP3C16F484) of the DE0 evaluation board or on the Cyclone V chip (5CEBA4F23C7) of the DEO-CV evaluation board.

The Mini SRC is similar to the SRC described in the Lab Reader, reproduced from the text by Heuring and Jordan. The Datapath, Control Unit, and Memory Interface for Mini SRC have the same relationship as shown in Figure 4.1 on page 142 of the Lab Reader for the SRC system. The processor design is similar to the information presented in Figures and Tables on pages 143 through 167 of the Lab Reader. As part of the learning process for the CPU design project, make sure you carefully read the Mini SRC CPU Specification (this document) and the descriptions of different lab phases, consult the Lab Reader, refer to the tutorial on Intel Quartus II, ModelSim-Altera and DEO/DEO-CV evaluation boards, the tutorial on CPU Design Project, and read the Lecture Slides on Computer Arithmetic, VHDL, and Verilog.

## 2. Processor Specification

The Mini SRC is a 32-bit machine, having a 32-bit datapath and sixteen 32-bit registers R0 to R15, with R0 to R7 as general-purpose registers, R8 to R11 as the argument registers, R12 and R13 as the return value registers, R14 as the stack pointer (SP), and R15 as the return address register (RA), holding the return address for a jal instruction. It also has two dedicated 32-bit registers HI and LO for multiplication and division instructions. Note that Mini SRC does not have a condition code register. Rather, it allows any of the general-purpose registers to hold a value to be tested for conditional branching. The memory unit is 512 words.

The following is a formal definition of the Mini SRC.

#### **Processor State**

PC<31..0>: 32-bit Program Counter (PC) IR<31..0>: 32-bit Instruction Register (IR)

R[0..15]<31..0>: 16 32-bit registers, named R[0] through R[15]

R[0..7]<31..0>: Eight general-purpose registers

R[8..11]<31..0>: **Four Argument Registers** R[12..13]<31..0>: Two Return Value Registers

R[14]<31..0>: Stack Pointer (SP)

R[15]<31..0]: Return Address Register (RA)

HI<31..0>: 32-bit HI Register dedicated to keep the high-order word of a Multiplication

product, or the Remainder of a Division operation

32-bit LO Register dedicated to keep the low-order word of a Multiplication LO<31..0>:

product, or the Quotient of a Division operation

### **Memory State**

Mem[0..511]<31..0>: 512 words (32 bits per word) of memory

MDR<31..0>: 32-bit memory data register MAR<31..0>: 32-bit memory address register

#### I/O State

In.Port<31..0>: 32-bit input port
Out.Port<31..0>: 32-bit output port
Run.Out: Run/halt indicator

Stop.In: Stop signal Reset.In: Reset signal

The Arithmetic Logic Unit (ALU) performs 13 operations: addition, subtraction, multiplication, division, shift right, shift right arithmetic, shift left, rotate right, rotate left, logical AND, logical OR, Negate (2's complement), and NOT (1's complement).

The instructions in Mini SRC are one-word (32-bit) long each. They can be categorized as Load and Store instructions, Arithmetic and Logical instructions, Conditional Branch and Jump instructions, Input/Output instructions, and miscellaneous instructions. There are no push and pop instructions (they can be implemented by other instructions). The following six addressing modes are supported: Direct, Indexed, Register, Register Indirect, Immediate, and Relative.

#### **2.1** Instruction Formats

There are five instruction formats, as shown in the table below.

| Name            | Fields  |        |        | Comments |            |                                      |
|-----------------|---------|--------|--------|----------|------------|--------------------------------------|
| Field aire      | 3127    | 2623   | 2219   | 1815 140 |            | All instructions are 32-bit long     |
| Field size      | 5 bits  | 4 bits | 4 bits | 4 bits   | 15 bits    |                                      |
| R-Format        | OP-code | Ra     | Rb     | Rc       | Unused     | Arithmetic/Logical                   |
| I-Format        | OP-code | Ra     | Rb     | Constant | C / Unused | Arithmetic/Logical; Load/Store; Imm. |
| <b>B-Format</b> | OP-code | Ra     | C2     | Cons     | tant C     | Branch                               |
| J-Format        | OP-code | Ra     |        | Unused   |            | Jump; Input/Output; Special          |
| M-Format        | OP-code |        | Unused |          |            | Misc.                                |

The instruction formats for different categories are detailed below:

Load and Store instructions: operands in memory can be accessed only through load/store instructions.

| (a) lo | l, ldi, st |       | I-Forn | nat |   |
|--------|------------|-------|--------|-----|---|
| 3      | 31 27      | 26 23 | 22 19  | 18  | 0 |
|        | Op-code    | Ra    | Rb     | С   |   |

Arithmetic and Logical instructions:

Op-code

(a) add, sub, and, or, shr, shra, shl, ror, rol R-Format

31 27 26 23 22 19 18 15 14 Op-code Ra Rb Rc-- unused --

(b) addi, andi, ori I-Format

> 23 22 31 27 26 19 18

> > Ra

Rb

С

0

0

0

(c) mul, div, neg, not **I-Format** 

> 31 27 26 23 22 19 18

Op-code Ra Rb -- unused--

Branch instructions: brzr, brnz, brmi, brpl **B-Format** 

> 31 27 26 23 22 19 18 0 С Op-code Ra C2

Jump instructions: jr, jal J-Format

> 27 26 31 23 22 0 Op-code Ra -- unused --

Input/Output and MFHI/MFLO instructions: in, out, mfhi, mflo J-Format

> 27 26 23 22 31 0 Op-code -- unused --Ra

Miscellaneous instructions: nop, halt
 M-Format

31 27 26 0 Op-code -- unused --

Op-code: specifies the operation to be performed.

Ra, Rb, Rc: 0000: R0, 0001: R1, ..., 1111: R15

C: constant (data or address)

C2: condition --00: branch if zero

--01: branch if nonzero --10: branch if positive --11: branch if negative

Notation: x: 0 or 1

-: unused

#### 2.2 Instructions

The instructions (with their op-code patterns shown in parentheses) perform the following operations:

# **Load and Store Instructions**

ld, ldi, st:

|                                                                             |                                                                                                                                                      | Assembly     | y ianguage |
|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|
| ld: Load Direct<br>(00000xxxx00000xxxxxxxxxxxxxxxxxxxxxxx                   | R[Ra] 	M[C (sign-extended)]  Direct addressing, Rb = R0                                                                                              | ld           | Ra, C      |
| ld: Load Indexed/Register Indirect (00000xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx   | R[Ra] ← M[R[Rb] + C (sign-extended)] Indexed addressing, Rb ≠ R0 If C = 0 → Register Indirect addressing                                             | ld<br>essing | Ra, C(Rb)  |
| ldi: Load Immediate<br>(00001xxxx00000xxxxxxxxxxxxxxxxxxxxxxxx              | R[Ra] ← C (sign-extended) Immediate addressing, Rb = R0                                                                                              | ldi          | Ra, C      |
| (00001xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                     | R[Ra] ← R[Rb] + C (sign-extended)  Immediate addressing, Rb ≠ R0  If C = 0 → instruction acts like a simple  If C ≠ 0 and Ra = Rb → Increment/decree |              |            |
| st: Store Direct<br>(00010xxxx00000xxxxxxxxxxxxxxxxxxxxxxxx                 | M[C (sign-extended)] ← R[Ra]  Direct addressing, Rb = R0                                                                                             | st           | C, Ra      |
| st: Store Indexed/Register Indirect (00010xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | M[R[Rb] + C (sign-extended)] ← R[Ra] Indexed addressing, Rb ≠ R0 If C = 0 → Register Indirect addr                                                   | st<br>essing | C(Rb), Ra  |

Assembly language

# <u>Arithmetic and Logical Instructions</u>

(a): add, sub, and, or, shr, shl, ror, rol

| add: Add<br>(00011xxxxxxxxxxxxxx)                                                 | $R[Ra] \leftarrow R[Rb] + R[Rc]$                                                                                                                                                  | add       | Ra, Rb, Rc |
|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|
| sub: Sub<br>(00100xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx)                               | R[Ra] 	← R[Rb] - R[Rc]                                                                                                                                                            | sub       | Ra, Rb, Rc |
| and: AND (00101xxxxxxxxxxxxxxx)                                                   | $R[Ra] \leftarrow R[Rb] \land R[Rc]$                                                                                                                                              | and       | Ra, Rb, Rc |
| or: OR<br>(00110xxxxxxxxxxxxxx)                                                   | $R[Ra] \leftarrow R[Rb]_{V} R[Rc]$                                                                                                                                                | or        | Ra, Rb, Rc |
| shr: Shift Right (00111xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx)                            | Shift right R[Rb] into R[Ra] by count in R[Rc]                                                                                                                                    | shr       | Ra, Rb, Rc |
| shra: Shift Right Arithmetic Shift rig<br>(01000xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | ght arithmetic R[Rb] into R[Ra] by count in R[Rc]                                                                                                                                 | shra      | Ra, Rb, Rc |
| shl: Shift Left (01001xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx)                            | Shift left R[Rb] into R[Ra] by count in R[Rc]                                                                                                                                     | shl       | Ra, Rb, Rc |
| ror: Rotate Right (01010xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx)                           | Rotate right R[Rb] into R[Ra] by count in R[Rc]                                                                                                                                   | ror       | Ra, Rb, Rc |
| rol: Rotate Left (01011xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx)                            | Rotate left R[Rb] into R[Ra] by count in R[Rc]                                                                                                                                    | rol       | Ra, Rb, Rc |
| (b): addi, andi, ori                                                              |                                                                                                                                                                                   |           |            |
| addi: Add Immediate<br>(01100xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                    | R[Ra] ← R[Rb] + C (sign-extended)  Immediate addressing  If C = 0 → instruction acts like a simple re  If C ≠ 0 and Ra = Rb → Increment/decrem  Similar to Idi, however Rb can be | ent instr | uction     |
| andi: AND Immediate (01101xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                       | R[Ra] ← R[Rb] ∧ C (sign-extended) Immediate addressing                                                                                                                            | andi      | Ra, Rb, C  |

| ori: OR Immediate<br>(01110xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | R[Ra] ← R[Rb] <sub>V</sub> C (sign-extended) Immediate addressing | ori          | Ra, Rb, C       |
|--------------------------------------------------------------|-------------------------------------------------------------------|--------------|-----------------|
| (c): mul, div, neg, not                                      |                                                                   |              |                 |
| mul: Multiply<br>(01111xxxxxxxxx)                            | HI, LO ← R[Ra] × R[Rb]                                            | mul          | Ra, Rb          |
| div: Divide<br>(10000xxxxxxxxx)                              | HI, LO ← R[Ra] ÷ R[Rb]                                            | div          | Ra, Rb          |
| neg: Negate (10001xxxxxxxxx)                                 | R[Ra] <b>←</b> - R[Rb]                                            | neg          | Ra, Rb          |
| not: NOT<br>(10010xxxxxxxx)                                  | R[Ra] 	← R[Rb]                                                    | not          | Ra, Rb          |
| Conditional Branch Instructions<br>brzr, brnz, brmi, brpl    |                                                                   |              |                 |
| Branch (10011xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                | PC ← PC + 1 + C (sign-extended) if R[R                            | a] meet      | s the condition |
| Conditio                                                     | n:00: branch if zero                                              | brzr         | Ra, C           |
|                                                              | 01: branch if nonzero                                             | brnz         | Ra, C           |
|                                                              | 10: branch if positive<br>11: branch if negative                  | brpl<br>brmi | Ra, C<br>Ra, C  |
| Jump Instructions<br>jr, jal                                 |                                                                   |              |                 |
| jr: return from procedure (10100xxxx)                        | PC  R[Ra]  If Ra = R15, it is for procedure return                | jr           | Ra              |
| jal: jump and link<br>(10101xxxx)                            | R[15] ← PC + 1<br>PC ← R[Ra]                                      | jal          | Ra              |
| Input/Output and MFHI/MFLO Instruction, out, mfhi, mflo      | <u>tions</u>                                                      |              |                 |
| in: Input<br>(10110xxxx)                                     | R[Ra] <b>←</b> In.Port                                            | in           | Ra              |

| out: Output<br>(10111xxxx)           | Out.Port ← R[Ra]                  | out  | Ra |
|--------------------------------------|-----------------------------------|------|----|
| mfhi: Move from HI<br>(11000xxxx)    | R[Ra] <b>←</b> HI                 | mfhi | Ra |
| mflo: Move from LO<br>(11001xxxx)    | R[Ra] <b>←</b> LO                 | mflo | Ra |
| Miscellaneous Instructions nop, halt |                                   |      |    |
| nop: No-operation<br>(11010)         | Do nothing                        | nop  |    |
| halt: Halt<br>(11011)                | Halt the control stepping process | halt |    |

## 3. Design Phases and Final Report

There are four design phases in this project, and you are strongly advised to start working on your project early and follow the guidelines in each phase. You may use an all HDL (VHDL or Verilog) design approach, or you may opt for a mixed Schematic/HDL design approach for your CPU. It is not recommended to use a mixed VHDL/Verilog design methodology. There are many examples in the Lecture Slides on VHDL and Verilog that can help with your design, simulation, and implementation in the lab.

**Phase 1:** The processor Datapath will be partially designed and tested using Functional Simulation. Phase one is worth 7% of the course mark. You will demo your design and simulation results in the lab, and then upload your lab report to onQ, consisting of VHDL/Verilog code, schematic screenshots (if any), testbenches, and Functional Simulation results by 11:59pm on the day of demo.

Phase 2: The Datapath will be complemented by adding the "Select and Encode logic", "CON FF Logic", branch and jump instructions, "Memory Subsystem", and the "Input/Output Ports". It will be tested using Functional Simulation. Phase two is worth 7% of the course mark. You will demo your design and simulation results in the lab, and then upload your lab report to onQ, consisting of VHDL/Verilog code, schematic screenshots (if any), testbenches, Functional Simulation results, and contents of the memory before and after execution of load and store instructions by 11:59pm on the day of demo.

Phase 3: The Control Unit will be designed in VHDL or Verilog, and tested using Functional Simulation. You will be provided with a test program to verify your Control Unit. Phase three is worth 5% of the course mark. You will demo your design and simulation results in the lab, and then upload your lab report to onQ, consisting of VHDL/Verilog code, schematic screenshots (if any), contents of the memory before and after the program run, and Functional Simulation results by 11:59pm on the day of demo.

**Phase 4:** The Datapath and Control Unit will be tested together using both Functional Simulation and implementation on the DEO or DEO-CV FPGA evaluation board. You will be provided with a test program to verify your CPU design and implementation. Phase four is worth 3% of the course mark. You will demo your design, simulation, and on-board FPGA results in the lab. There is no lab report submission for this phase.

Lab Final Report: You will upload a comprehensive lab final report to onQ, describing all aspects of your CPU design project, including performance results and analysis, conclusions, future work, and the required appendices. The appendices include your final VHDL/Verilog code, schematic screenshots (if any), Functional Simulation results, contents of the memory before and after the program run, and screenshots of the FPGA board showing the displays and switches when running your program. The lab final report is worth 3% of the course mark.

#### 4. Bonus Mark

There will be up to 5% **bonus marks** if you design, simulate, and implement, for instance, a 3-bus architecture, new instructions, interrupt/exception handling, VHDL/Verilog implementations of advanced techniques for ALU operations, as well as any other advanced techniques such as pipelining, branch prediction, hazard detection, and superscalar design, etc., to improve performance. You are advised to tackle the 1-bus architecture first, and when you feel comfortable with your design then aim for any other improvements.

#### 5. Schedule

The deadline for each phase and final report is shown below and in onQ. Note that we have two demo dates for each phase to support all the groups. Groups can do their simulation demo in either of the two dates (e.g., Feb 6 or Feb 13 for Phase 1, Monday section), whenever they are ready, and then submit their report on that same day by 11:59pm. As a universal accommodation, we also have an automatic one-week extension without penalty.

|                                          | Deadline                                                                 | Automatic extension by one week with no penalty    | 25% Penalty                                        | 40% Penalty                                        |
|------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|
| Phase 1<br>simulation demo<br>and report | , , , , , , , , , , , , , , , , , , , ,                                  | , , , , , , , , , , , , , , , , , , , ,            | · · · · · · · · · · · · · · · · · · ·              | Mar 27 (Monday Section)<br>Mar 31 (Friday Section) |
| Phase 2<br>simulation demo<br>and report | Feb 27 and Mar 6 (Monday Section)<br>Mar 3 and Mar 10 (Friday Section)   |                                                    | Mar 20 (Monday Section)<br>Mar 24 (Friday Section) | Mar 27 (Monday Section)<br>Mar 31 (Friday Section) |
| Phase 3<br>simulation demo<br>and report |                                                                          | Mar 27 (Monday Section)<br>Mar 31 (Friday Section) | -                                                  | -                                                  |
| Phase 4<br>simulation and<br>board demo  | Mar 20 and Mar 27 (Monday Section)<br>Mar 24 and Mar 31 (Friday Section) | -                                                  | -                                                  | -                                                  |
| Lab Final report                         | Apr 3 (Monday Section)<br>Apr 7 (Friday Section)                         | -                                                  | -                                                  | -                                                  |