

# RTL8189FTV-VC-CG

# SINGLE-CHIP IEEE 802.11b/g/n 1T1R WLAN WITH SDIO INTERFACE

DATASHEE I
CONFIDENTIAL: Development Partners Only)

Rev. 0.4 14 April 2015 Track ID:



Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047 www.realtek.com



### **COPYRIGHT**

©2012 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

### **DISCLAIMER**

Realtek provides this document 'as is', without warranty of any kind. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

### **USING THIS DOCUMENT**

This document is intended for the software engineer's reference and provides detailed programming information.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide.

### **REVISION HISTORY**

| Revision | Release Date | Summary             |
|----------|--------------|---------------------|
| 0.4      | 2015/8/10    | Preliminary release |



# **Table of Contents**

| 1. | GE            | NERAL DESCRIPTION                    | 1  |
|----|---------------|--------------------------------------|----|
| •  |               |                                      | 2  |
| 2. | FEA           | ATURES                               | 2  |
| 3. | SYS           | STEM APPLICATIONS                    | 3  |
| ,  | 3.1.          | SINGLE-BAND 11n (1x1) SOLUTION       | 3  |
|    |               |                                      |    |
| 4. | PIN           | ASSIGNMENTS                          |    |
| 4  | 4.1.          | PACKAGE IDENTIFICATION               | 4  |
| 5. | PIN           | DESCRIPTIONS                         | 5  |
|    | 5.1.          | SDIO INTERFACE                       | 5  |
| -  | 5.2.          | GSPI INTERFACE                       |    |
|    | 5.3.          | POWER PINS                           |    |
|    | 5.4.          | RF Interface                         |    |
|    | 5.5.          | CLOCK AND OTHER PINS                 | 6  |
| 6. | ELI           | ECTRICAL AND THERMAL CHARACTERISTICS | 7  |
|    | <i>c</i> 1    | TEMPERATURE LIMIT RATINGS            | 7  |
|    | 5.1.<br>5.2.  | DC CHARACTERISTICS                   | /  |
| (  | 6.2.          | 1 Down Symb. Characteristics         | /  |
|    | 6.2.2         | 1. Power Supply Characteristics      | 7  |
|    | 0.2.2<br>5.3. | AC CHARACTERISTICS                   | /  |
| ,  | 6.3           | AC CHARACTERISTICS                   | s  |
|    | 6.3.2         | 2 SDIO/GSPI Interface Signal Level   | Q  |
|    | 6.3           | 3 SDIO Interface Power-On Sequence   | g  |
|    | 6.3.4         |                                      | 11 |
| 7. |               | CHANICAL DIMENSIONS                  | 12 |
|    |               |                                      |    |
| •  | 7.1.          | MECHANICAL DIMENSIONS NOTES          | 13 |
| 8. | OR            | DERING INFORMATION                   | 14 |
|    | 210           |                                      |    |



# **List of Tables**

| TABLE 1. SDIO INTERFACE                              | 5 |
|------------------------------------------------------|---|
| Table 1. SDIO Interface                              | 5 |
| TABLE 3. POWER PINS                                  |   |
| Table 4. RF Interface                                | 6 |
| TABLE 5. CLOCK AND OTHER PINS                        |   |
| Table 6. Temperature Limit Ratings                   | 7 |
| TABLE 7. DC CHARACTERISTICS                          | 7 |
| TABLE 8. 3.3V GPIO DC CHARACTERISTICS                | 7 |
| Table 9. 2.8V GPIO DC Characteristics                | 7 |
| TABLE 10. 1.8V GPIO DC CHARACTERISTICS               |   |
| TABLE 11. SDIO/GSPI INTERFACE TIMING PARAMETERS      |   |
| TABLE 12. SDIO INTERFACE POWER-ON TIMING PARAMETERS  |   |
| TABLE 13. GSPI INTERFACE POWER-ON TIMING PARAMETERS. |   |
| Table 14. Ordering Information                       |   |
|                                                      |   |

# **List of Figures**

| FIGURE 1.  | SINGLE-BAND 11n (1x1) SOLUTION   | :  |
|------------|----------------------------------|----|
|            | PIN ASSIGNMENTS.                 |    |
|            | SDIO/GSPI Interface Timing       |    |
|            | SDIO HIGH SPEED INTERFACE TIMING | Č  |
| FIGURE 5   | SDIO Interface Power-On Sequence | 1( |
|            | GSPI Interface Power-On Sequence |    |
| I IGURE 0. | GOT I TIEM ACE I GIVEN CHICAGO   |    |



# 1. General Description

The Realtek RTL8189FTV-VC-CG (hereafter abbreviated as *RTL8189FTV-VC*) is a highly integrated single-chip 802.11n Wireless LAN (WLAN) network SDIO interface (SDIO 1.1/2.0compliant) controller. It is a WLAN MAC, a 1T1R capable WLAN baseband, and WLAN RF in a single chip. The RTL8189FTV-VC provides a complete solution for a high-throughput performance integrated wireless LAN device.

The RTL8189FTV-VC WLAN baseband implements Orthogonal Frequency Division Multiplexing (OFDM) with 1 transmit and 1 receive path and is compatible with the IEEE 802.11n specification. Features include one spatial stream transmission, short guard interval (GI) of 400ns, spatial spreading, and transmission over 20MHz and 40MHz bandwidth.

For legacy compatibility, Direct Sequence Spread Spectrum (DSSS), Complementary Code Keying (CCK) and OFDM baseband processing are included to support all IEEE 802.11b and 802.11g data rates. Differential phase shift keying modulation schemes, DBPSK and DQPSK with data scrambling capability, are available, and CCK provides support for legacy data rates, with long or short preamble. The high-speed FFT/IFFT paths, combined with BPSK, QPSK, 16QAM, and 64QAM modulation of the individual subcarriers and rate compatible punctured convolutional coding with coding rate of 1/2, 2/3, 3/4, and 5/6, provide higher data rates of 54Mbps and 150Mbps for IEEE 802.11g and 802.11n OFDM respectively.

The RTL8189FTV-VC WLAN Controller builds in an enhanced signal detector, an adaptive frequency domain equalizer, and a soft-decision Viterbi decoder to alleviate severe multi-path effects and mutual interference in the reception of multiple streams. Robust interference detection and suppression are provided to protect against Bluetooth, cordless phone, and microwave oven interference.

Efficient IQ-imbalance, DC offset, phase noise, frequency offset, and timing offset compensations are provided for the radio frequency front-end. Selectable digital transmit and receive FIR filters are provided to meet transmit spectrum mask requirements and to reject adjacent channel interference, respectively.

The RTL8189FTV-VC WLAN Controller supports fast receiver Automatic Gain Control (AGC) to obtain the better performance in the analog portions of the transceiver.

The RTL8189FTV-VC WLAN MAC supports 802.11e for multimedia applications, 802.11i for security, and 802.11n for enhanced MAC protocol efficiency. Using packet aggregation techniques such as A-MPDU with BA and A-MSDU, protocol efficiency is significantly improved. Power saving mechanisms such as Legacy Power Save, and U-APSD, reduce the power wasted during idle time, and compensates for the extra power required to transmit OFDM. The RTL8189FTV-VC provides simple legacy and 20MHz/40MHz co-existence mechanisms to ensure backward and network compatibility.



### 2. Features

### General

- 24-pin QFN
- CMOS MAC, Baseband PHY, and RF in a single chip for IEEE 802.11b/g/n compatible WLAN
- Complete 802.11n solution for 2.4GHz band
- 72.2Mbps receive PHY rate and 72.2Mbps transmit PHY rate using 20MHz bandwidth
- 150Mbps receive PHY rate and 150Mbps transmit PHY rate using 40MHz bandwidth
- Compatible with 802.11n specification
- Backward compatible with 802.11b/g devices while operating in 802.11n mode

### **Host Interface**

- Complies with SDIO 1.1/2.0 for WLAN with clock rate up to 50MHz
- GSPI interface for configurable endian for WLAN

### **Standards Supported**

- IEEE 802.11b/g/n compatible WLAN
- IEEE 802.11e QoS Enhancement (WMM)
- 802.11i (WPA, WPA2). Open, shared key, and pair-wise key authentication services

### **WLAN MAC Features**

- Frame aggregation for increased MAC efficiency (A-MSDU, A-MPDU)
- Low latency immediate High-Throughput Block Acknowledgement (HT-BA)
- PHY-level spoofing to enhance legacy compatibility
- Power saving mechanism
- Channel management and co-existence
- Transmit Opportunity (TXOP) Short Inter-Frame Space (SIFS) bursting for higher multimedia bandwidth
- Support Scan and Preferred NetworkOffload

### WLAN PHY Features

- IEEE 802.11n OFDM
- One Transmit and one Receive path (1T1R)
- 20MHz and 40MHz bandwidth transmission
- Short Guard Interval (400ns)
- DSSS with DBPSK and DQPSK, CCK modulation with long and short preamble
- OFDM with BPSK, QPSK, 16QAM, and 64QAM modulation.
  Convolutional Coding Rate: 1/2, 2/3, 3/4, and 5/6
- Maximum data rate 54Mbps in 802.11g and 150Mbps in 802.11n
- Switch diversity for DSSS/CCK

2



- Hardware antenna diversity on per packet base
- Selectable receiver FIR filters
- Programmable scaling in transmitter and receiver to trade quantization noise against increased probability of clipping
- Fast receiver Automatic Gain Control (AGC)
- On-chip ADC and DAC

### **Peripheral Interfaces**

■ General Purpose Input/Output (4 pins)

# 3. System Applications

# 3.1. Single-Band 11n (1x1) Solution



Figure 1. Single-Band 11n (1x1) Solution

3



# 4. Pin Assignments



# 4.1. Package Identification

'Green' package is indicated by a 'G' in the location marked 'T' in Figure 2. The version is shown in the location marked 'V', e.g., C=Version C



# 5. Pin Descriptions

The following signal type codes are used in the tables:

I: Input O: Output

O/D: Open Drain P: Power Pin

### 5.1. SDIO Interface

### Table 1. SDIO Interface

| Symbol | Type | Pin No | Description        |
|--------|------|--------|--------------------|
| SD_CLK | I    | 16     | SDIO Clock Input   |
| SD_CMD | I/O  | 15     | SDIO Command Input |
| SD_D0  | I/O  | 17     | SDIO Data Line 0   |
| SD_D1  | I/O  | 18     | SDIO Data Line 1   |
| SD_D2  | I/O  | 13     | SDIO Data Line 2   |
| SD_D3  | I/O  | 14     | SDIO Data Line 3   |

Note: For details of SDIO interface selection, see section 6.3.2 SDIO/GSPI Interface Signal Level, page 9.

# 5.2. GSPI Interface

Table 2. GSPLInterface

| Symbol    | Type | Pin No | Description          |
|-----------|------|--------|----------------------|
| GSPI_CLK  | I    | 16     | GSPI Clock Input     |
| GSPI_MOSI | I    | 15     | GSPI Data Input      |
| GSPI_MISO | О    | 17     | GSPI Data Out        |
| GSPI_SIRQ | О    | 18     | GSPLInterrupt        |
| GSPI_SCSn | I    | 14     | GSPI Chip Select Bar |

Note: The GSPI interface pins are shared with the SDIO interface. For details of SDIO interface selection, see section 6.3.2 SDIO/GSPI Interface Signal Level, page 9.



# 5.3. Power Pins

Table 3. Power Pins

| Symbol     | Type                            | Pin No | Description                     |
|------------|---------------------------------|--------|---------------------------------|
| VD33X      | P                               | 1      | VDD 3.3V for XTAL               |
| VD33SYNVCO | P                               | 4      | VDD 3.3V for Analog             |
| VDSYN      | P                               | 5      | VDD 3.3V or VDD 1.2V for Analog |
| VD33PA     | P                               | 6      | VDD 3.3V for PA                 |
| VD33TR     | P                               | 8      | VDD 3.3V for RF                 |
| VDTR       | P 9 VDD 3.3V or VDD 1.2v for RF |        | VDD 3.3V or VDD 1.2v for RF     |
| VD33LDO    | P                               | 12     | VDD 3.3V for internal LDO       |
| VDIO_SDIO  | P                               | 19     | VDD 1.8~3.3V for GPIO and SDIO  |
| VD12D      | P                               | 11     | Digital 1.2V for core           |
| GND        | P                               | 23     | Ground                          |

## 5.4. RF Interface

Table 4. RF Interface

| Symbol   | Type | Pin No | Description   |
|----------|------|--------|---------------|
| RF_INOUT | I/O  | 7      | RF TRX Signal |

# 5.5. Clock and Other Pins

### Table 5. Clock and Other Pins

|                     |        | 1 411  |                                                                  |  |  |
|---------------------|--------|--------|------------------------------------------------------------------|--|--|
| Symbol              | Type 1 | Pin No | Description                                                      |  |  |
| XI                  | I      | 10     | OSC Input.                                                       |  |  |
|                     |        | 0      | Input of Crystal Clock Reference.                                |  |  |
|                     |        |        | The Crystal Clock can be 40MHz, 13MHz, 19.2MHz, 20MHz, 25MHz,    |  |  |
|                     |        | )      | 26MHz, 38.4MHz, 17.664MHz, 16MHz, 14.318MHz, or 12MHz            |  |  |
| XO                  | О      | 9      | Output of Crystal Clock Reference                                |  |  |
| CHIP_EN             | I      | 10     | This Pin can Externally Shutdown RTL8189FTV-VC                   |  |  |
| Int/GPIO0           | I/O    | 20     | General Purpose Input/Output Pin                                 |  |  |
| CLK_REQ/GPIO1       | I/O    | 21     | Clock request pin share with General Purpose Input/Output Pin    |  |  |
| Dev_Wake_Host/GPIO2 | I/O    | 22     | Device wake host pin share with General Purpose Input/Output Pin |  |  |
| GPIO3               | I/O    | 24     | General Purpose Input/Output Pin                                 |  |  |



# 6. Electrical and Thermal Characteristics

# 6.1. Temperature Limit Ratings

**Table 6. Temperature Limit Ratings** 

| Parameter                     | Minimum | Maximum | Units |  |
|-------------------------------|---------|---------|-------|--|
| Storage Temperature           | -55     | +125    | °C    |  |
| Ambient Operating Temperature | 0       | 70      | °C    |  |
| Junction Temperature          | 0       | 125     | °C    |  |

### 6.2. DC Characteristics

# **6.2.1.** Power Supply Characteristics

Table 7. DC Characteristics

| Cb al        | Damamatan                 | Minimum |              | Marina  | TT24-0 |
|--------------|---------------------------|---------|--------------|---------|--------|
| Symbol       | Parameter                 | Minimum | Typical      | Maximum | Units  |
| VD33X        | 3.3V I/O Supply Voltage   | 3.0     | 3.3          | 3.6     | V      |
| VD33SYNVCO   |                           |         |              |         |        |
| VDSYN        |                           |         |              |         |        |
| VD33PA       | • (                       |         |              |         |        |
| VD33TR       | 6                         |         | 7            |         |        |
| VDTR         |                           |         |              |         |        |
| VD33LDO      |                           |         | <b>L</b> (5) |         |        |
| VDIO_SDIO    | Digital IO Supply Voltage | 1.62    | 1.8~3.3      | 3.6     | V      |
| VD12A, VD12D | 1.2V Core Supply Voltage  | 1.10    | 1.2          | 1.32    | V      |
| IDD33        | 3.3V Rating Current       |         | -            | 600     | mA     |

# **6.2.2.** Digital IO Pin DC Characteristics

Table 8. 3.3V GPIO DC Characteristics

|                  | 1 44010 01 0        |         | u. u   |         |       |
|------------------|---------------------|---------|--------|---------|-------|
| Symbol Parameter |                     | Minimum | Normal | Maximum | Units |
| $V_{IH}$         | Input High Voltage  | 2.0     | 3.3    | 3.6     | V     |
| $V_{IL}$         | Input Low Voltage   |         | 0      | 0.9     | V     |
| $V_{OH}$         | Output High Voltage | 2.97    |        | 3.3     | V     |
| $V_{OL}$         | Output Low Voltage  | 0       |        | 0.33    | V     |

### Table 9. 2.8V GPIO DC Characteristics

| Symbol            | Parameter          | Minimum | Normal | Maximum | Units |
|-------------------|--------------------|---------|--------|---------|-------|
| $V_{\mathrm{IH}}$ | Input High Voltage | 1.8     | 2.8    | 3.1     | V     |



| Symbol   | Parameter           | Minimum | Normal | Maximum | Units |
|----------|---------------------|---------|--------|---------|-------|
| $V_{IL}$ | Input Low Voltage   |         | 0      | 0.8     | V     |
| $V_{OH}$ | Output High Voltage | 2.5     |        | 3.1     | V     |
| $V_{OL}$ | Output Low Voltage  | 0       |        | 0.28    | V     |

Table 10. 1.8V GPIO DC Characteristics

| Symbol   | Parameter           | Minimum | Normal | Maximum | Units |
|----------|---------------------|---------|--------|---------|-------|
| $V_{IH}$ | Input High Voltage  | 1.7     | 1.8    | 2.0     | V     |
| $V_{IL}$ | Input Low Voltage   |         | 0      | 0.8     | V     |
| $V_{OH}$ | Output High Voltage | 1.62    |        | 1.8     | V     |
| $V_{OL}$ | Output Low Voltage  | 0       |        | 0.18    | V     |

# 6.3. AC Characteristics

# 6.3.1. SDIO/GSPI Interface Timing



Figure 3. SDIO/GSPI Interface Timing





### Figure 4. SDIO High Speed Interface Timing

### **Table 11. SDIO/GSPI Interface Timing Parameters**

| NO                | Parameter         | Mode    | MIN | MAX | Unit |
|-------------------|-------------------|---------|-----|-----|------|
| $f_{PP}$          | Clock Frequency   | Default | 0   | 25  | MHz  |
|                   |                   | HS      | 0   | 50  | MHz  |
| $T_{WL}$          | Clock Low Time    | DEF     | 10  | -   | ns   |
|                   |                   | HS      | 7   | -   | ns   |
| $T_{\mathrm{WH}}$ | Clock High Time   | DEF     | 10  | -   | ns   |
|                   |                   | HS      | 7   | -   | ns   |
| $T_{ISU}$         | Input Setup Time  | DEF     | 5   | -   | ns   |
|                   |                   | HS      | 6   | -   | ns   |
| $T_{\mathrm{IH}}$ | Input Hold Time   | DEF     | 5   | -   | ns   |
|                   |                   | HS      | 2   | -   | ns   |
| $T_{ODLY}$        | Output Delay Time | DEF     | 1   | 14  | ns   |
|                   |                   | HS      | -   | 14  | ns   |

# 6.3.2. SDIO/GSPI Interface Signal Level

The SDIO and GSPI signal level ranges from 1.8V to 3.3V. The host shall provide the power source with targeting power level to RTL8189FTV-VC SDIO or GSPI interface via VDIO\_SDIO pin (pin19).

The DC characteristics of a typical signal level, 3.3V/2.8V/1.8V are shown in section 6.2.2 Digital IO Pin DC Characteristics, page 7.

## 6.3.3. SDIO Interface Power-On Sequence

After power-on, the SDIO interface is selected by the RTL8189FTV-VC automatically when a valid SDIO command is received. To attain better SDIO host compatibility, the following power-on sequence is recommended:





Figure 5. SDIO Interface Power-On Sequence

### Variable definition:

 $T_{33ramp}$ : The 3.3V power pre-charge ramp up duration before formal power up. We recommend that a 3.3V power-on and then power-off sequence is executed by the host controller before the formal power-on sequence. This procedure can eliminate the host card detection issue when the power ramp up duration is too long or the system warm reboot fails.

 $T_{\rm off}$ : The duration 3.3V is cut off before formal power up.

 $T_{33ramp}$ : The 3.3V main power ramp up duration.

 $T_{12ramp}$ : The internal 1.2V ramp up duration.

 $T_{POR}$ : The duration the power-on reset releases, and the power management unit executes power-on tasks. The power-on reset will detect both 3.3V and 1.2V power ramp up after a predetermined duration.

 $T_{non\_rdy}$ : SDIO not ready duration. In this state the RTL8189FTV-VC may respond to commands without the ready bit set. After the ready bit is set, the host will initiate the full card detection procedure.

### **Power-On Flow Description**

We recommend that the card detection procedures are divided into two phases: a 3.3V power pre-charge phase and a formal power-up phase.

For the 3.3V power pre-charge phase, the power ramp up duration is not limited. The 3.3V is then cut off and is turned on after a  $T_{\text{off}}$  period. The ramp up time is specified by the  $T_{33\text{ramp}}$  duration.

After main 3.3V ramp up and 1.2V ramp up, the power management unit will be enabled by the power ready detection circuit, and will enable the SDIO block. eFUSE is then autoloaded to the SDIO circuits during the T<sub>non rdv</sub> duration. After the autoload has completed, the SDIO sets the ready bit. After CMD5/



5/3/7 procedures, card detection is then executed. After the driver has loaded, normal commands 52 and 53 are then used.

A typical timing specification is shown below:

| Parameter             | Min  | Typical | Max      | Unit |
|-----------------------|------|---------|----------|------|
| T <sub>33ramp</sub> , | 0.25 | -       | No Limit | ms   |
| $T_{ m off}$          | 250  | 500     | 1000     | ms   |
| $T_{33ramp}$          | 0.25 | 0.5     | 2.5      | ms   |
| $T_{12\text{ramp}}$   | 0.1  | 0.5     | 1.5      | ms   |
| $T_{por}$             | 2    | 2       | 8        | ms   |
| $T_{\text{non-rdy}}$  | 1    | 2       | 10       | ms   |

### **6.3.4.** GSPI Interface Power-On Sequence

The GSPI interface is enabled automatically when a valid GSPI command is first received. The recommended power-on sequence is as follows:



Figure 6. GSPI Interface Power-On Sequence

### **Definitions**

 $T_{33ramp}$ : The 3.3V power pre-charge ramp up duration before formal power up. We recommend that a 3.3V power-on and then power-off sequence is executed by the host controller before the formal power-on sequence. This procedure can eliminate the host card detection issue when the power ramp up duration is too long or the system warm reboot fails.

 $T_{\rm off}$ : The duration 3.3V is cut off before formal power up.

 $T_{33ramp}$ : The 3.3V main power ramp up duration.



 $T_{12ramp}$ : The internal 1.2V ramp up duration.

 $T_{non\_rdy}$ : The duration of SPI device internal initialization. After  $T_{non\_rdy}$ , the SPI host can then send commands to write the SPI\_CFG register. The SPI\_CFG register controls SPI endian and word length.

### **Power-On Flow Description**

We recommend that the card detection procedures are divided into two phases: a 3.3V power pre-charge phase and a formal power-up phase.

For the 3.3V power pre-charge phase, the power ramp up duration is not limited. The 3.3V is then cut off and is turned on after a  $T_{\rm off}$  period. The ramp up time is specified by the  $T_{\rm 33ramp}$  duration.

After main 3.3V ramp up and 1.2V ramp up, the power management unit will be enabled by the power ready detection circuit, and will enable the SPI block. eFUSE is then autoloaded to the SPI circuits, and the internal power circuits are configured during the  $T_{non\_rdy}$  duration.

A typical timing specification is shown below:

Table 13. GSPI Interface Power-On Timing Parameters

| Parameter             | Min  | Typical | Max      | Unit |
|-----------------------|------|---------|----------|------|
| T <sub>33ramp</sub> , | 0.25 | (O' - ' | No Limit | ms   |
| $T_{ m off}$          | 250  | 500     | 1000     | ms   |
| T <sub>33ramp</sub>   | 0.25 | 0.5     | 2.5      | ms   |
| T <sub>12ramp</sub>   | 0.1  | 0.5     | 1.5      | ms   |
| $T_{\text{non-rdy}}$  | 3    | 4       | 18       | ms   |

360,801



# 7. Mechanical Dimensions



# 7.1. Mechanical Dimensions Notes

| Symbol | Dimension in mm |          |           | Dimension in inch |       |       |
|--------|-----------------|----------|-----------|-------------------|-------|-------|
| Symbol | Min             | Nom      | Max       | Min               | Nom   | Max   |
| Α      | 0.80            | 0.85     | 0.90      | 0.031             | 0.033 | 0.035 |
| A1     | 0.00            | 0.02     | 0.05      | 0.000             | 0.001 | 0.002 |
| A2     |                 | 0.65     | 0.70      | _                 | 0.026 | 0.028 |
| A3     | 0.20 REF        |          |           | 0.008 REF         |       |       |
| b      | 0.18            | 0.25     | 0.30      | 0.007             | 0.010 | 0.012 |
| D/E    |                 | 4.00 BSC | 0.158 BSC |                   |       |       |
| D2/E2  | 2.00            | 2.20     | 2.45      | 0.078             | 0.087 | 0.096 |
| е      |                 | 0.50 BSC |           | 0.020 BSC         |       |       |
| Ĺ      | 0.30            | 0.40     | 0.50      | 0.012             | 0.016 | 0.020 |

Note 1: CONTROLLING DIMENSION: MILLIMETER (mm).

Note 2: REFERENCE DOCUMENT: JEDEC MO-220.



# 8. Ordering Information

**Table 14. Ordering Information** 

| Part Number      | Package                 | Status          |
|------------------|-------------------------|-----------------|
| RTL8189FTV-VC-CG | QFN-24, 'Green' Package | Mass Production |

*Note: See page 4 for package identification.* 



# Realtek Semiconductor Corp.

### Headquarters

No. 2, Innovation Road II, Hsinchu Science Park,

Hsinchu 300, Taiwan, R.O.C.

Tel: 886-3-5780211 Fax: 886-3-5776047

www.realtek.com