## POSTAL Study Course

# 2018

### **Computer Science & IT**

**Objective Practice Sets** 

| Di  | gital Logic -                               | Contents |
|-----|---------------------------------------------|----------|
| SI. | Topic                                       | Page No. |
| 1.  | Basics of Digital Logic                     | 2        |
| 2.  | Boolean Algebra and Minimization Techniques | 6        |
| 3.  | Logic Gates and Switching Circuits          |          |
| 4.  | Combinational Logic Circuits                | 18       |
| 5.  | Sequential Logic Circuits                   |          |
| 6.  | Registers                                   | 37       |
| 7.  | Counters                                    | 42       |





4.00

For MADE EASY Students Only

Note: This book contains copyright subject matter to MADE EASY, New Delhi. No part of this book may be reproduced, stored in a retrieval system or transmitted in any form or by any means.

Violators are liable to be legally prosecuted.



### **Basics of Digital Logic**

- Q.1 Let  $a_n a_{n-1} \dots a_1 a_0$  be the binary representation of an integer b. The integer b is divisible by 3 if
  - (a) The difference of alternates sums, i.e.  $(a_0 + a_2 + ...) (a_1 + a_3 + ...)$  is divisible by 3
  - (b) The number of ones is divisible by 3
  - (c) The number of ones is divisible by 3, but not by 9
  - (d) The number of zeros is divisible by 3
- Q.2 Convert (3121.121)<sub>4</sub> to base 3?
  - (a) 10022.100
- (b) 22001.100
- (c) 22001.101
- (d) 10022.110
- Q.3 (10110011100011110000), in base 32 are
  - (a) 2214716
- (b) 1192331
- (c) 11976
- (d) 11142316
- Q.4  $(22)_4 + (101)_3 (20)_5 = (x)_4 + (4)_{x-1}$  where x > 4. The value of x is:
  - (a) 6
- (b) 4
- (c) 12
- (d) 8
- Q.5 The hexadecimal representation of (657)<sub>8</sub> is
  - (a)  $(1AF)_{H}$
- (b) (D78)<sub>H</sub>
- (c)  $(D71)_{H}$
- (d)  $(32F)_{H}$
- Q.6 Convert 10010011 (BCD code) into binary. The value of obtained in binary will be equal to\_\_\_\_\_ in decimal
- Q.7 In a particular number system having base *B*.  $(\sqrt{41})_B = 5_{10}$ . The value of '*B*' is \_\_\_\_\_.
- Q.8 The number of 1s in the binary representation of (3 \* 4096 + 15 \* 256 + 5 \* 16 + 3) are
  - (a) 8
- (b) 9
- (c) 10
- (d) 12
- Q.9 The decimal value 0.25
  - (a) is equivalent to the binary value 0.1

- (b) is equivalent to the binary value 0.01
- (c) is equivalent to the binary value 0.00111...
- (d) cannot be represented precisely in binary
- Q.10 The binary equivalent of the decimal number 0.4375 is
  - (a) 0.0111
- (b) 0.1011
- (c) 0.1100
- (d) 0.1010
- Q.11 Two numbers –48 and –23 are added using 2's complement. The 2's complement of the result using 8 bit representation is \_\_\_\_\_
  - (a) 10111001
- (b) 01000111
- (c) 01101010
- (d) 11100111
- Q.12 A number N is stored in a 4-bit 2's complement representation as

$$a_3$$
  $a_2$   $a_1$   $a_0$ 

it is copied into a 6-bit register and after a few operations, the final bit pattern is

$$a_3 | a_3 | a_2 | a_1 | a_0 | 1$$

The value of this bit pattern in 2's complement representation is given in terms of the original number in *N* as

- (a)  $32a_3 + 2N + 1$  (b)  $32a_3 2N 1$
- (c) 2N-1
- (d) 2N + 1
- **Q.13** A number in 4-bit two's complement representation is  $X_3 X_2 X_1 X_0$ . This number when stored using 8-bits will be
  - (a)  $0000X_3X_2X_1X_0$
  - (b)  $1111X_3X_2X_1X_0$
  - (c)  $X_3 X_3 X_3 X_3 X_3 X_2 X_1 X_0$
  - (d)  $\overline{X}_3\overline{X}_3\overline{X}_3\overline{X}_3\overline{X}_3X_2X_1X_0$
- Q.14 What range of decimal integers can be represented by *n*-bit two's complement representation?

- (a)  $-(2^{n-1})$  to  $+(2^{n-1}-1)$
- (b)  $-(2^{n-1}+1)$  to  $+(2^{n-1}-1)$
- (c)  $-(2^n)$  to  $+(2^{n-1}-1)$
- (d)  $-(2^{n-1})$  to  $+(2^{n-1})$
- Q.15 The greatest negative number which can be stored in computer that has 8-bit word length and uses 2's complement arithmetic is
  - (a) -256
- (b) -255
- (c) -128
- (d) -127
- Q.16 Result of the subtraction with the following unsigned decimal numbers by taking the 10's complement of the subtrahend. 1753 - 8640
  - (a) 3113
- (b) 10393
- (c) -6887
- (d) -3113
- Q.17 Number (+46.5)<sub>10</sub> can be represented as a floating point binary number with 24 bits. The normalized fraction mantissa has 1 bits and the exponent has 8 bits. The mantissa of the number is
  - (a) 0101110100000000
  - (b) 1001110100000000
  - (c) 0000011000000000
  - (d) 000000001011101

- **Q.18** Given that  $(EOB)_H (ABF)_H = Y$ . The radix 8's compliment of Y is
  - (a) 844
- (b) 1514
- (c) 6264
- (d) 3251
- Q.19 4-bit 2's complement representation of a decimal number is 1000. The number is
- Q.20 Which of the following statement is incorrect for the range of *n* bits binary numbers?
  - (a) Range of unsigned numbers is 0 to  $2^n 1$ .
  - (b) Range of signed numbers is  $-2^{n-1} + 1$  to  $2^{n-1}-1$
  - (c) Range of signed 1's compliment numbers is  $-2^{n-1} + 1$  to  $2^{n-1}$
  - (d) Range of signed 2's compliment numbers is  $-2^{n-1}$  to  $2^{n-1}-1$
- **Q.21** Let  $A = 1111 \ 1010$  and  $B = 0000 \ 1010$  be two 8-bit 2's complement numbers. Their product in 2's complement is
  - (a) 1100 0100
  - (b) 1001 1100
  - (c) 10100101
  - (d) 11010101

**Basics of Digital Logic** Answers

2.

1. (a) 12.

(d)

- 13. (c)
- (c) 3.

14.

(a)

(a)

(c)

15.

- 5.

16.

(a)

(c)

- 8.
  - (c)

**17.**. (c)

9.

18.

10. (b)

(a)

20.

- (a) (c)
- **11.** (b)

21. (a)

#### **Explanations** Basics of Digital Logic

#### 1. (a)

Consider 1 0 1 0 1 0 1 1  $a_7$   $a_6$   $a_5$   $a_4$   $a_3$   $a_2$   $a_1$   $a_0$  Number of 1 in even places = 1 Number of 1 in odd places = 4 The difference (4 – 1) is dividable by 3 binary number 10101011 = 171 (decimal no. is divisible by 3)

#### 2. (c) $3121 = 3 \times 4^3 + 1 \times 4^2 + 2 \times 4^1 + 1 \times 4^0 = 217$ $0.121 = 1 \times 4^{-1} + 2 \times 4^{-2} + 1 \times 4^{-3} = 0.390$

$$0.390 \times 3 = 1.17$$
  
 $0.17 \times 3 = 0.51$   
 $0.51 \times 3 = 1.53$   
 $= (0.101)^3$   
So  $(217.390)_{10} = (22001.101)_3$ 

#### 3. (a)

To convert to base 8, we group in 3's, because  $2^3 - 8$ 

To convert to base 16, we group in 4's because  $2^4 = 16$ 

To convert to base 32, we group in 5's because  $2^5 = 32$ .

Grouping in 5's, from the right we get the answer.

So 
$$\frac{10110}{22}$$
  $\frac{01110}{14}$   $\frac{00111}{7}$   $\frac{10000}{16}$ 

$$(22)_4 + (101)_3 - (20)_5 = (x)_4 + (4)_{x-1}$$

$$\Rightarrow 4 \times 2 + 2 \times 4^\circ + 1 \times 3^2 + 0 + 1 \times 3^\circ - [5 \times 2 + 0] = 4^\circ + x + (x - 1)^\circ \times 4$$

$$\Rightarrow 8 + 2 + 9 + 1 - [10] = x + 4$$

$$\Rightarrow 10 + 10 - 10 = x + 4$$

$$\Rightarrow 10 = x + 4$$

#### 5. (a)

Octal number 657<sub>8</sub>
Binary representation of 657<sub>8</sub>

Hexadecimal representation of (657)<sub>8</sub>

$$= (1 AF)_{H}$$

#### 6. (93)

As 
$$10010011 \rightarrow \frac{01011101}{\text{binary}} = (93)_{10}$$

#### 7. (6)

squaring both side,  $(\sqrt{41})^2 = (5)^2$ 

$$(41)_B = (25)_{10}$$
$$(4B+1)_{10} = (25)_{10}$$
$$B = 6$$

#### 8. (c)

3\*4096 + 15\*256 + 5\*16 + 3

As we can see that

$$4096 = 2^{12}$$
 have one 1

$$256 = 2^8$$
 have one 1

$$16 = 2^4 \text{ have one } 1$$

Hence, they only remain as same in number of 1's and when any other number is multiplied by themselves, the number of 1's is only the count of the number of 1's in other multiplicant.

.: Correct option is (c)

#### 9. (b)

$$(0.25)_{10} = (0.01)_2$$

 $\Rightarrow x = 6$ 

#### 10. (a)

$$(0.4375)_{10}$$

- 0.4375 0.8750 0.75 ×2 ×2 0.8750 1.7500 1.50 0
- (iv) 0.50  $(0.4375)_{10} = (0.0111)_2$  $\times 2$ 1.0 Hence, (a) is correct option  $\downarrow$

#### 11. (b)

$$(-48)_{10} + (-23)_{10}$$
  
 $-48$  11010000  
 $-23$  (+)11101001  
 $-71$  10111001

2's complement of a 2's complement number is the number itself.

Here answer -71 is in 2's complement. 2's complement of 10111001 is 01000111

#### 12. (d)

Given number is  $a_3$ a<sub>2</sub>  $a_1$ in 2's complement form.

We know that in 2's complement form. If we copy MSB any number of times the number remains unchanged.

So,  $a_3 a_2 a_1 a_0 = a_3 a_3 a_2 a_1 a_0 = N$ When we left shift a number by 1 bit then it is

multipled by 2, so,  $a_3 a_3 a_2 a_1 a_0 0 = 2N$ Now,  $a_3 a_3 a_2 a_1 a_0 0 + 1 = a_3 a_3 a_2 a_1 a_0 1 = 2 N + 1$ 

#### 13. (c)

Suppose we have to represent a number +5 and -5 in 2's complement representation using 8-bits +5 = 00000101

-5 = 11111011 (Using 2's complement)

From the above example we conclude that when  $X_3$   $X_2$   $X_1$   $X_0$  number will be stored in 2's complement method using 8-bit will be  $X_3 X_3 X_3$  $X_3 X_3 X_2 X_1 X_0$ 

#### 16. (c)

As 
$$46.5 = (101110.1)_2$$

00000110 0101110100000000 mantissa exponent

#### 18. (c)

$$(EOB)_{H} - (ABF)_{H} = (34C)_{H}$$
  
 $(34C)_{H} = (001101001100)_{2}$   
 $= (1514)_{8}$   
7's compliment = (6263)<sub>8</sub>  
8's compliment = (6263)<sub>8</sub> + 1 = (6264)<sub>8</sub>

#### 19. (-8)

1000

MSB is 1 so, -ve number

Take 2's complement for magnitude.

$$0.111 + \frac{1}{10.00} = -8$$

#### 20. (c)

Range of signed 1's compliment number is  $-2^{n-1} + 1$  to  $2^{n-1} - 1$ .

#### 21. (a)

A = 11111010

Since MSB is 1 hence no. is negative i.e. -(00000110)

$$A = -6$$

$$B = 00001010,$$

there is no. 2's complement representation for positive no. B = +10

$$A \times B = 10 \times (-6) = -60$$

Binary representation of -60 = 00111100Now take 2's complement = 11000100



## **Boolean Algebra and Minimization Techniques**

A Boolean expression f(A, B, C) is represented in its pictorial form as shown below. The function f(A, B, C) is

| AB C     | 0 | _ 1 |
|----------|---|-----|
| 00       | 0 | 1   |
| 01       | 1 | 1   |
| 10<br>11 | 1 | 0   |
| 11       | 1 | 1   |

- (a)  $(\overline{A}C + A\overline{C} + \overline{B})'$
- (b)  $\left[ \overline{B}(\overline{A} + C)(A + \overline{C}) \right]'$
- (c)  $\left[ (A+B+C)(\bar{A}+B+\bar{C}) \right]'$
- (d)  $(ABC + \overline{A}B\overline{C})'$
- Q.2 The maximum number of Boolean expressions that can be formed for the function f(x, y, z)satisfying the relation  $f(\overline{x}, y, \overline{z}) = f(x, y, z)$  is
  - (a) 16
- (b) 256
- (c) 8
- (d) 12
- Q.3 Match column-I with column-II

#### Column-I

Column-II

- (a)  $(A \oplus B) \oplus (B \oplus C)$  1.  $(A \odot C)$
- **(b)** *AB* ⊕ *ĀC* + *BC*
- **2**.  $(A + B) \odot (A + C)$
- (c)  $(A \odot B) \odot (B \odot C)$  3.  $AB \oplus \overline{A}C$
- (d)  $A + (B \odot C)$
- **4**.  $(A \oplus C)$
- **5**.  $\bar{A}C \oplus AC$

#### Codes

|     | Α | В | С | D |
|-----|---|---|---|---|
| (a) | 4 | 3 | 1 | 2 |
| (b) | 3 | 4 | 1 | 2 |
| (c) | 2 | 3 | 1 | 2 |
| (d) | 4 | 3 | 5 | 2 |

Q.4 Which of the following functions implement the K-map shown below?

| AB CE | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | 0  | х  | 1  | 0  |
| 01    | x  | 1  | 0  | 1  |
| 11    | 1  | 1  | 0  | х  |
| 10    | 0  | 1  | 1  | 0  |

- (a) BC' + BD + BD' (b) BD + A'B + C'D
- (c) B'D + BD' + C'D (d) B'D + BD' + CD
- Q.5 The switching expression corresponding to f(A). B,C,D) =  $\Sigma(0,3,4,7,8)$  and  $\Sigma(10,11,12,14,15)$ where d: don't care
  - (a)  $\overline{C}\overline{D} + B\overline{C}$
- (b)  $C \odot D$
- (c) C⊕D
- (d) CD
- Q.6 For the following Boolean equation, the value of A, B and C will be  $AB + \overline{A}C = 1$ , AC + B = 0
  - (a) 1, 1, 1
- (b) 1, 1, 0
- (c) 0, 0, 1
- (d) 0, 0, 0
- Q.7 The k-map for the boolean function F of 4 boolean variables is given below where A, B, C are don't care conditions. What values of A, B, C will result in the minimal expression?

| YZ<br>1/X | 00 | _01 | 11 | 10 |
|-----------|----|-----|----|----|
| 00        | 0  | 0   | Α  | 0  |
| 01        | 0  | 1   | 1  | 0  |
| 11        | 1  | В   | С  | 0  |
| 10        | 0  | 0   | 1  | 0  |

- (a) A = B = C = 1
- (b) B = C = 1; A = 0
- (c) A = C = 1; B = 0 (d) A = B = 1; C = 0
- Q.8 The well known fibonacci numbers are 1 1 2 3 5 8 13... Let the boolean variables a, b and c together represent a 3-bit non-negative binary number (that is, not in 2's compliment representation).

Let c be the least significant bit (that is, write the number as abc). Let F be a boolean variable that indicates whether the number represented by a, b, c is a Fibonacci number. (F=1 if it is fibonacci number and 0 otherwise). Determine the minimized sum of product formula for F.

- (a) F = a'c + b'c (b) F = a'b + b'c
- (c) F = a'b + a'c (d) none of these
- Q.9 The Boolean Expression  $\overline{B \oplus E}$  is a simplified version of expression:

ĀBE + BCDE + BCDE + ĀBDE + BCDE + ĀBDE then which of the following choice is correct:

- don't care conditions don't exist
- 2. don't care conditions exist
- 3. d(16, 18, 20, 23, 27, 29) is the set of don't care conditions
- 4. d(16, 20, 22, 27, 29) is the set of don't care conditions
- (a) 1 only
- (b) 2 and 3 only
- (c) 2 and 4 only
- (d) Data insufficient
- Q.10 Boolean expression  $\overline{A} + \overline{B} + C + \overline{A} + \overline{B} + \overline{C} + \overline{C}$

$$\overline{A} + \overline{B} + \overline{C} + ABC$$
 reduces to

- (a) A
- (b) B
- (c) C
- (d) A+B+C
- Q.11 The minimized expression for the given K-map (X: don't care) is

| ∖ AB |    |    |    |    |
|------|----|----|----|----|
| CD   | 00 | 01 | 11 | 10 |
| 00   | 0  | 0  | 1  | 1  |
| 01   | 0  | X  | X  | 1  |
| 11   | X  | X  | 1  | X  |
| 10   | 1  | 0  | 1  | 1  |

- (a)  $A + \overline{B}C$
- (b) B + AC
- (c) C + AB
- (d) ABC
- Q.12 The black box in the below figure consists of a minimum complexity circuit that uses only AND, OR and NOT gates.

The function f(x, y, z) = 1 whenever x, y are different and 0 otherwise. In addition the 3 inputs x, y, z never contain the same value. Which one of the following equations leads to the correct design for the minimum complexity circuit?

- (a) x'y + xy'
- (b)  $x + \sqrt{z}$
- (c) x'y'z' + xy'z
- (d)  $xy + \sqrt{z} + z'$
- Q.13 Find the correct function for the following k-map

| \BC |    |    |     |    | ∖ Bo | •  |    |     |    |
|-----|----|----|-----|----|------|----|----|-----|----|
| DE  | 00 | 01 | 11  | 10 | , DE | 00 | 01 | 11  | 10 |
| 00  | 1  | 0  | 0   | 1  | 00   | 1  | 0  | 0   | 1  |
| 01  | 0  | 1  | 1   | 0  | 01   | 0  | 1  | 1   | 0  |
| 11  | 0  | 0  | 1   | 0  | 11   | 0  | 0  | 1   | 0  |
| 10  | 1  | 0  | 0   | 1  | 10   | 1  | 0  | 0   | 1  |
| ,   |    | A  | = 0 |    | •    |    | A  | = 1 |    |

- (a)  $\overline{A}CE + BCE + AC\overline{D}E$
- (b)  $\overline{C}\overline{E} + BCE + C\overline{D}E$
- (c)  $AF + \overline{C}\overline{F} + BCF$
- (d)  $\overline{CE} + C\overline{DE} + BCD$
- Q.14 Minimal POS obtained from  $Y = \Sigma m(0, 2, 3, 6, 7)$  $+ \Sigma d$  (8, 10, 11, 15)
  - (a)  $\overline{A}C + \overline{B}\overline{D}$
- (b)  $\overline{A}(C+\overline{D})(\overline{B}+C)$
- (c)  $(AC + \overline{B}\overline{D})$
- (d) None of these
- **Q.15** If  $Y = ABC + \overline{AB} + BC$  then dual and compliment of Yare respectively

(a) 
$$(ABC + \overline{A}\overline{B}) \cdot (B + C)$$
 and 
$$\left[ (\overline{A} + B + \overline{C}) + (\overline{A} + \overline{B}) \right] \cdot BC$$

(b) 
$$\left[ (A+B+C+\overline{A}\cdot\overline{B}) \right] \cdot \overline{BC}$$
 and  $\left[ ABC + (\overline{A+B}) \right] \cdot \overline{BC}$ 

(c) 
$$\left[ (\overline{A} + \overline{B} + \overline{C}) + (\overline{\overline{A} \cdot \overline{B}}) \right] \cdot (B + C)$$
 and  $(ABC + \overline{A}\overline{B}) \cdot \overline{BC}$ 

(d) 
$$\left[\overline{ABC} + \overline{\overline{A} + B}\right] \cdot \overline{BC}$$
 and  $\left[(A + B + C) + \overline{\overline{AB}}\right] \cdot BC$ 

**Q.16** The logic function  $f = \overline{(x \cdot \overline{y}) + (\overline{x} \cdot y)}$  is the same

- (a)  $f = x \oplus y$
- (b)  $f = x \odot y$
- (c) f = x + y
- (d) None of these

(a) 
$$(\overline{A} + \overline{B})(A + C)$$
 (b)  $(A + B)(A + C)$ 

(c) 
$$(A + B) (\overline{A} + C)$$
 (d) None of these

Q.18 The SOP form of given function

$$y = \overline{(A + \overline{B} + \overline{C} + D) \cdot (\overline{A} + B)}$$
 is

(a) 
$$y = A\overline{B}\overline{C}D + \overline{A}B$$

(b) 
$$y = \overline{AB\overline{C}D + \overline{A}B}$$

(c) 
$$y = \overline{ABC\overline{D} + A\overline{B}}$$

(d) 
$$y = \overline{A}BC\overline{D} + A\overline{B}$$

Q.19 Which of the following functions implements the Karnaugh map shown below?

| CD | ,  |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 | 0  | 0  | 1  | 0  |
| 01 | ×  | ×  | 1  | ·× |
| 11 | 0  | 1  | 1  | 0  |
| 10 | 0  | 1  | 1  | 0  |

- (a)  $\overline{A}B + CD$
- (b) D(C+A)
- (c)  $AD + \overline{A}B$
- (d)  $(C+D)(\bar{C}+D)(A+B)$

Q.20 Consider a four variable K-map shown below:

| CD<br>AB | 00 | 01 | 11 | 10 |
|----------|----|----|----|----|
| 00       | 1  | 1  |    | 1  |
| 01       |    | 1  | 1  |    |
| 11       | 1  |    | 1  | 1  |
| 10       | 1  |    |    | 1  |

The total number of all possible Non Essential-Prime Implicants (NEPIs) is

- (a) 6
- (b) 5
- (c) 4
- (d) 3

Q.21 Consider a 3 variable function f(P, Q, R) having min terms representation as,

$$f(P, Q, R) = \Sigma m (3, 5, 6, 7)$$

How many minimum NAND gates required to implement above expression?

- (a) 2
- (b) 3
- (c) 5
- (d) 6

Answers **Logic Functions** 

1. 2. (b)

(b)

(a)

(a)

3.

12.

- (a) (a)
- 4. 13.
- (c) 5.

15.

(b)

- (c) 7. (c)
- (a)

(b)

16.

- 8. 17.
- 9.

(b)

18. (d)

(c)

19. (b) **20**. (b) 21.

**Explanations Logic Functions** 

1. (b)

10.

Representing the graph in K-map

$$f(A, B, C) = B + A\overline{C} + \overline{A}C$$

$$f(A, B, C) = \overline{\left(\overline{B + A\overline{C} + \overline{A}C}\right)}$$

$$f(A, B, C) = \overline{\left[\overline{B}(\overline{A} + C)(A + \overline{C})\right]}$$



(b)

For every combination of x, y, z the function value remains same for input  $\overline{x}$ , V,  $\overline{Z}$ .

| x | У | Z | $f(x, y, z) = f(\overline{x}, y, \overline{z})$ |
|---|---|---|-------------------------------------------------|
| 0 | 0 | 0 | either 0 or 1                                   |
| 1 | 0 | 1 | Jenner o or r                                   |
| 0 | 0 | 1 | either 0 or 1                                   |
| 1 | 0 | 0 | Seither 0 0i i                                  |
| 0 | 1 | 0 | either 0 or 1                                   |
| 1 | 1 | 1 | Seither 0 or 1                                  |
| 0 | 1 | 1 | either 0 or 1                                   |
| 1 | 1 | 0 | Jenner o or r                                   |

Effectively there are only four rows for the truth table of the function f(x, y, z).

 $\therefore$  Total Boolean expressions possible is  $2^4 = 16$ .

#### 3. (a)

 $(A \oplus B) \oplus (B \oplus C)$ 

$$\Rightarrow (\overline{A \oplus B})(B \oplus C) + (A \oplus B)(\overline{B \oplus C})$$

$$\Rightarrow (AB + \overline{A}\overline{B})(A\overline{B}C + B\overline{C}) + (\overline{A}B + A\overline{B})(BC + \overline{B}\overline{C})$$

$$\Rightarrow AB\overline{C} + \overline{A}\overline{B}C + \overline{A}BC + A\overline{B}\overline{C}$$

$$\Rightarrow \bar{A}C(B+\bar{B}) + A\bar{C}(B+\bar{B})$$

$$(\overline{A}C + A\overline{C}) = A \oplus C$$

(a) matches with (4)

$$AB \oplus AC + BC = AB \oplus \overline{A}C$$

This is concensus law in XOR algebra.

(b) matches with (3)

$$A + (B \odot C) = \frac{(A+B) \odot (A+C)}{\text{Follows distributive law}}$$

Option (d) matches with (2).

#### 4. (c)



So, B'D + BD' + C'D

#### 5. (b)

| CD<br>AB | 00 | 01 | 11 | 10 |                                                                 |
|----------|----|----|----|----|-----------------------------------------------------------------|
| 00       | 1  |    | 1  |    |                                                                 |
| 01       | 1  |    | 1  |    | $\Rightarrow \ \overline{C}\overline{D} + CD = C \varepsilon D$ |
| 11       | x  |    | x  | x  |                                                                 |
| 10       | 1  |    | x  | x  |                                                                 |

#### 6. (c)

From 
$$AC+B=0 \Rightarrow B=0$$

from 
$$AB + \overline{A}C = 1$$
 and  $B = 0$ 

$$\Rightarrow \overline{A}C = 1 \Rightarrow A = 0$$
 and  $C = 1$ 

Thus(A, B, C) = (0, 0, 1)

#### 7. (a)

For minimal expression

| WX YZ | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | 0  | 0  | 1  | 0  |
| 01    | 0  | 1  | 1  | 0  |
| 11    | 1  | 1  |    | 0  |
| 10    | 0  | 0  | 1  | 0  |

For 
$$A = B = C = 1$$

It will give the minimal expression.

#### 8. (b)

Fibonacci numbers are: 1, 1, 2, 3, 5, 8... Fibonacci numbers with 3 digits in its binary representation are

- 001
- 2 010
- 3 011

using K-map we can get minimized SOP formula for it



#### 9. (c)

| A   | DΕ | DΕ | DE | DĒ | Ā                          | DΕ | DΕ | DE | DĒ |  |
|-----|----|----|----|----|----------------------------|----|----|----|----|--|
| B̄C | X  |    |    | 1  | $\overline{B}\overline{C}$ | 1  |    |    | 1  |  |
| BC  | ×  |    |    | ×  | БC                         | 1  |    |    | 1  |  |
| вс  |    | ×  | 1  |    | ВС                         |    | 1  | 1  |    |  |
| вĒ  |    | 1  | ×  |    | вŌ                         |    | 1  | 1  |    |  |

Only (c) option satisfies the required condition.

#### 10. (b)

$$\overline{A + \overline{B} + C} + \overline{\overline{A} + \overline{B} + C} + \overline{A + \overline{B} + \overline{C}} + ABC$$

$$= \overline{A} \cdot B \cdot \overline{C} + AB\overline{C} + \overline{A}BC + ABC$$

$$= \overline{A}B(\overline{C} + C) + AB(\overline{C} + C)$$

$$= \overline{A}B + AB$$

$$= B(\overline{A} + A) = B \quad \text{[using } x + \overline{x} = 1\text{]}$$

#### 11. (a)

| ∖ AE  | 3  |    |    |    |   |
|-------|----|----|----|----|---|
| CD    | 00 | 01 | 11 | 10 | _ |
| CD AE |    |    | 1  | 1  |   |
| 01    |    |    | ×  | 1  |   |
| 11    | ×  |    | 1  | ×  |   |
| 10    | 1  |    | 1  | 1  |   |
|       |    | ВC | /  | _  | J |

The expression is  $Y = A + \bar{B}C$ 

#### 12. (a)

So, 
$$F(x,y,z) = \overline{X}y\overline{Z} + \overline{X}yZ + X\overline{y}\overline{Z} + X\overline{y}Z$$
  
 $= \overline{X}y(\overline{Z} + Z) + X\overline{y}(\overline{Z} + Z)$   
 $= \overline{X}y + X\overline{y}$ 

#### 13. (b)



$$F = \bar{C}\bar{E} + C\bar{D}E + BCE$$

#### 14. (b)

| CDAL  | B 00 | 01 | 11 | 10 |
|-------|------|----|----|----|
| CD 00 | 1    | 0  | 0  | d  |
| 01    | 0    | 0  | 0  | 0  |
| 11    | 1    | 1  | d  | d  |
| 10    | 1    | 1  | 0  | d  |

$$\Rightarrow \bar{A}(C+\bar{D})(\bar{B}+C)$$

#### 15. (c)

$$Y = \overline{ABC + \overline{A}\overline{B}} + BC$$

Dual of Y

$$Y_d = \overline{(A+B+C) \cdot (\overline{A}+\overline{B})} \cdot (B+C)$$
$$= \overline{(A+B+C)} \cdot \overline{(\overline{A}+\overline{B})} \cdot (B+C)$$

#### Compliment of Y

$$Y_{c} = \overline{(\overline{ABC} + \overline{A}\overline{B}) + BC}$$
$$= (\overline{ABC} + \overline{A}\overline{B}) \cdot \overline{B}\overline{C}$$
$$= (ABC + \overline{A}\overline{B}) \cdot \overline{B}C$$

$$f = \overline{(x \cdot \overline{y}) + (\overline{x} \cdot y)}$$

$$= \overline{(x \cdot \overline{y})} \cdot \overline{(\overline{x} \cdot y)}$$

$$= (\overline{x} + y) \cdot (x + \overline{y})$$

$$= xy + \overline{x} \ \overline{y} = x \odot y$$
or  $(x \cdot \overline{y}) + (\overline{x} \cdot y) = \oplus$ , complement of  $\oplus$  is  $\odot$ .

#### 17. (b)

A + BC represents the distributive law which can be expanded as

$$A + BC = (A + B) \cdot (A + C)$$

#### 18. (d)

$$y = \overline{(A + \overline{B} + \overline{C} + D) \cdot (\overline{A} + B)}$$

$$= \overline{(A + \overline{B} + \overline{C} + D) + (\overline{A} + B)}$$

$$= (\overline{A} \cdot \overline{B} \cdot \overline{C} \cdot \overline{D}) + (\overline{A} \cdot \overline{B}) = \overline{A}BC\overline{D} + A\overline{B}$$

#### 19. (b)

Solving the given k-map we have

$$f = AD + CD$$
$$f = D(C + A)$$

|      | CD | $C\overline{D}$ | CD | $\overline{C}D$ |
|------|----|-----------------|----|-----------------|
| ĀB   |    |                 | 1  |                 |
| ĀB   |    |                 | 1  |                 |
| AB   |    | 1               | 1  |                 |
| Α̈́B |    | 1               |    |                 |

#### 20. (b)



Group-(i)  $\rightarrow$  NEPI  $\rightarrow \bar{B}\bar{D}$ 

Group-(ii)  $\rightarrow$  NEPI  $\rightarrow$   $A \bar{D}$ 

Group-(iii)  $\rightarrow$  NEPI  $\rightarrow \overline{A} \overline{B} \overline{C}$ 

Group-(iv)  $\rightarrow$  NEPI  $\rightarrow \bar{A} \bar{C} D$ 

Group-(v)  $\rightarrow$  NEPI  $\rightarrow \overline{A} B D$ 

Group-(vi)  $\rightarrow$  NEPI  $\rightarrow$  B C D

Group-(vii)  $\rightarrow$  NEPI  $\rightarrow$  A B C

21. (d)

Realization of 'Y' by using only NAND gates is given as below:



$$Y=\overline{Y_3\cdot Y_2}=\overline{(\overline{PR})(\overline{Y_1})}$$

$$= \overline{(\overline{PR})(\overline{PQ} + \overline{QR})}$$

$$= \overline{PR} + \overline{PQ + QR}$$

$$= PR + PQ + QR$$

.. Minimum # NAND gates required = 6.

## 3 CHAPTER

# Logic Gates and Switching Circuits

Q.1 Consider the circuit shown in figure below





If propagation delay of NOT gate is 10 nsec, AND gate is 20 nsec and X-OR gate is 10 nsec. If A is connected to  $V_{CC}$  at t=0, then waveform for output Y is



**Q.2** The circuit shown below is to be used to implement the function  $Z = f(A, B) = \overline{A} + B$ . The values of I and J are



(a) 
$$I = 0$$
 and  $J = B$  (b)  $I = 1$  and  $J = B$ 

(c) 
$$I = B$$
 and  $J = 1$  (d)  $I = B$  and  $J = 0$ 

**Q.3** 
$$Y = f(A, B) = \Pi M (0, 1, 2, 3)$$
 represents (*M* is Maxterm)

- (a) NOR gate
- (b) NAND gate
- (c) OR gate
- (d) a situation where output is independent of input
- Q.4 The minimum number of NAND gates required to implement the boolean function ABCDE + ABCD + ABC + AC + C is
  - (a) 0 (b)
    - U
  - (c) 4 (d) 7
- Q.5 The Boolean expression corresponding to the given circuit



- (a) is independent of A
- (b) is an inconsistency
- (c) is a tautology
- (d) none of these
- Q.6 The output 'f' of the given circuit is \_\_\_\_\_



- (a) 0
- (b) 1
- (c) A
- (d) B

#### Postal Study Course 2018

Q.7 The given multiplexer diagram can be expressed in canonical SOP form. If a function is defined as f(w, x, y, z) then what will be the number of minterms in canonical SOP form?



Q.8 Consider a 7 input EXNOR gate shown in the Figure below



The seven input EXNOR gate acts as

- (a) Odd function
- (b) Even function
- (c) Identity function (d) Both (b) and (c)
- Q.9 Minimum number of 2-input NOR Gates required to implement the function.

$$f = \overline{\overline{A} + \left[ B + \overline{C} (\overline{AB + A\overline{C}}) \right]}$$

- Q.10 Which of the following expressions is not equivalent to  $\bar{x}$ ?
  - (a) x NAND x
- (b) x NOR x
- (c) x NAND 1
- (d) x NOR 1
- Q.11 A positive level logic digital circuit is shown below



The negative level logic digital circuit for the given circuit is





- (d) All of these
- **Q.12** Consider  $Y = A \oplus \overline{A} \oplus \overline{A} \oplus A \oplus A \oplus \overline{A} \oplus \overline{A} \oplus A \oplus A$ then Y is equivalent to:
  - (a) 1 OR A
- (b) A EXOR 0
- (c) 1 NOR A
- (d) A AND A
- Q.13 Identify the logic function performed by the circuit shown in the given figure



- (a) exclusive OR
- (b) exclusive NOR
- (c) NAND
- (d) NOR
- Q.14 The following circuit



can be represented as:

- (a) C
- (b)  $f(A, B, \mathbb{C}) = \Sigma(0, 1, 2, 3, 4, 5, 6, 7)$
- (c)  $(A \oplus B)C$
- (d) 1
- Q.15 Consider the logical functions given below.

$$f_1(A, B, C) = \Sigma(2, 3, 4)$$
  
 $f_2(A, B, C) = \pi(0, 1, 3, 6, 7)$ 



If f is logic zero, then maximum number of possible minterms in function  $f_3$  are \_\_\_\_\_.

Q.16 Consider a 3-bit number A and 2 bit number B are given to a multiplier. The output of multiplier is realized using AND gate and one bit full adders. If minimum number of AND gates required are X and one bit full adders required are Y, then X + Y =\_\_\_\_\_.



Q.17 For the circuit shown in figure the Boolean expression for the output Yin terms of inputs P, Q, R and S is



- (a)  $\overline{P} + \overline{Q} + \overline{R} + \overline{S}$
- (b)  $\overline{P}\overline{Q}\overline{R}\overline{S}$
- (c)  $(\overline{P} + \overline{Q}) + (\overline{R} + \overline{S})$  (d) (P + Q)(R + S)
- **Q.18** A state diagram of a logic which exhibits a delay in the output is shown in the figure, where *X* is the do not care condition.



The logic gate represented by the state diagram is

- (a) XOR
- (b) OR
- (c) AND
- (d) NAND
- Q.19 The output Y in the circuit below is always "1" when



- (a) two or more of the inputs, P, Q, R are "0"
- (b) two or more of the inputs P, Q, R are "1"
- (c) any odd number of the inputs P, Q, R is "0"
- (d) any odd number of the inputs P, Q, R is "1"
- **Q.20** A digital circuit which compares two numbers  $A_3$   $A_2$   $A_1$   $A_0$ ,  $B_3$   $B_2$   $B_1$   $B_0$  is shown in figure. To get output Y = 0, choose one pair of correct input numbers.



- (a) 1010, 1010
- (b) 0101,0101
- (c) 0010,0010
- (d) 1010, 1011
- **Q.21** The circuit given in figure is to be used to implement the function  $Z = f(A, B) = \overline{A} + B$ . What are the values that should be selected for I and J?



- (a) I = 0, J = B
- (b) I = 1, J = B
- (c) I = B, J = 1
- (d)  $I = \overline{B}$ , J = 0
- Q.22 Consider the circuit diagram given below



Given

$$f_1 = \Sigma m (1, 2, 4, 6, 7)$$

$$f_2 = \Sigma m (2, 3, 4, 5)$$

$$f_3 = \Sigma m(0, 1, 2, 3)$$

$$f_A = \sum m(0, 2, 4, 6)$$

If the boolean function  $f_d$  is dual of  $f_4$ , then the boolean function 'f' is \_\_\_\_\_.

- (a)  $\Sigma m$  (0, 1, 2, 3, 4, 5, 6, 7)
- (b)  $\Sigma m$  (0, 1, 2, 3, 6, 7)
- (c)  $\Sigma m$  (0, 1, 2, 3, 7)
- (d) None of these

#### **Logic Gates and Switching Circuits** Answers

(c)

#### **Explanations** Logic Gates and Switching Circuits

#### 1. (b)



| Α | В | C | Y |
|---|---|---|---|
|   |   |   |   |

40 ns < t

$$30 \text{ ns} < t < 40 \text{ ns}$$

#### 2. (b)



$$Y = f(A, B) = \Pi M(0, 1, 2, 3)$$

K-map for Y:

Y=1 which represents a situation where output is independent of input.

$$ABCDE + ABCD + ABC + AC + C$$

$$=ABCD(1+E)+AC(B+1)+C$$

$$= ABCD + AC + C$$

$$= ABCD + (A + 1)C$$

$$= ABCD + C$$

$$= C(1 + ABD)$$

$$= C(1 + A) (1 + B) (1 + D)$$

$$= C$$

#### 5. (c)



$$\Rightarrow F = A + \overline{B} + \overline{A} + B = 1$$
So F is a tautology.

#### 6. (c)



#### 7. (8)

$$f = \overline{w} \, \overline{x} (y + z) + \overline{w} x \overline{y} + w \overline{x} \, \overline{z} + w x y z$$

$$= \overline{w} \, \overline{x} y (z + \overline{z}) + \overline{w} \, \overline{x} \, \overline{z} (y + \overline{y})$$

$$+ \overline{w} \, x \, \overline{y} (z + \overline{z}) + w \, \overline{x} \, \overline{z} (y + \overline{y}) + w x y z$$

$$= \overline{w} \, \overline{x} \, y z + \overline{w} \, \overline{x} y \overline{z} + \overline{w} \, \overline{x} y z$$

$$+ \overline{w} \, \overline{x} z \overline{y} + \overline{w} x \overline{y} \overline{z} + \overline{w} x \overline{y} \, \overline{z}$$

$$+ w \overline{x} \, \overline{z} y + w \overline{x} \, \overline{z} \, \overline{y} + w x y z$$

$$= \sum m \, (1, 2, 3, 4, 5, 8, 10, 15)$$

$$\therefore \text{ Number of minterms} = 8$$

#### 8. (a)

EXNOR gate with even number of inputs acts as even function.

EXNOR gate with odd number of inputs acts as odd function.

Here the EXNOR gate has seven inputs

: EXNOR gate acts as odd function.

#### 9. (3)

$$f = \overline{A} + \overline{\left[B + \overline{C}(\overline{AB} + A\overline{C})\right]}$$
$$= A \cdot \left[B + \overline{C}(\overline{AB} + A\overline{C})\right]$$

[Demorgan's Law]

$$= A \cdot \left[ B + \overline{C} (\overline{AB} \cdot \overline{A\overline{C}}) \right]$$

[Demorgan's Law]

$$= A \cdot \left[ B + \overline{C}(\overline{A} + \overline{B})(\overline{A} + C) \right]$$

[Demorgan's Law]

$$= A [B + \overline{C}(\overline{A} + \overline{B}C)]$$

[Distributive property]

$$= A[B + \overline{A}\overline{C}] = AB + A\overline{A}\overline{C}$$

= AB (AND gate to be implemented)



⇒ Minimum number of NOR gate required = 3

#### 10. (d)

$$Let x = 0$$
then 0 NOR 1 = 0 \neq \overline{x}
$$Let x = 1$$

then  $1 \text{ NOR } 1 = 0 \neq \overline{x}$ 

Hence, (d) is the required option.

#### 11. (d)

The negative level logic circuit is a dual circuit of positive level logic circuit.

Using dual logic gates, it can be shown that the circuits in option (a), (b) and (c) are all same in operation.

#### 12. (b)

$$\mathcal{Y} = A \oplus (\overline{A} \oplus \overline{A}) \oplus (A \oplus A) \oplus (\overline{A} \oplus \overline{A}) \oplus (A \oplus A)$$

Note: 
$$A \oplus A = 0$$

$$A \oplus \overline{A} = 1$$

$$Y = A \oplus 0 \oplus 0 \oplus 0 \oplus 0 = A \oplus 0$$

Hence 
$$Y = A EXOR 0$$

Hence (b) is correct option.

#### 13. (b)



Therefore the above circuit performed exclusive NOR gate.

#### 14. (d)

From the given diagram we can see that



Property :  $CC \stackrel{*}{=} C \odot C = 1$ 

#### 15. (6)

$$f_1(A, B, C) = \Sigma(2, 3, 4)$$
  
 $f_2(A, B, C) = \pi(0, 1, 3, 6, 7) = \Sigma(2, 4, 5)$ 

For function f to be zero:

$$f_3(A, B, C) = [f_1(A, B, C) \cap f_2(A, B, C)]$$
  
=  $\Sigma(0, 1, 3, 5, 6, 7)$ 

Maximum minterms possible are 6.

#### 16. (9)

$$A = a_{2} \quad a_{1} \quad a_{0}$$

$$B = b_{1} \quad b_{0}$$

$$A \times B = a_{2}b_{0} \quad a_{1}b_{0} \quad a_{0}b_{0}$$

$$b_{1}a_{2} \quad b_{1}a_{1} \quad b_{1}a_{0} \quad \downarrow$$

$$b_{1}a_{2} \quad (a_{2}b_{0} + a_{1}b_{1})(a_{1}b_{0} + b_{1}a_{0})a_{0}b_{0}$$

$$C_{3} \quad C_{2} \quad C_{1} \quad C_{0}$$

Number of AND gates required (X) = 6Number of one bit full adders required (Y) = 3X + Y = 6 + 3 = 9

$$Y = \overline{(\overline{P} \cdot \overline{Q})} \cdot \overline{(\overline{R} \cdot \overline{S})} = \overline{P} \, \overline{Q} \, \overline{R} \, \overline{S}$$

[by demorgan's law]

#### 18. (d)

| Α | В | Q |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

If any one of the input is zero, output is logic '1'. Otherwise output is logic '0', which represents the NAND gate.

#### 19. (b)

Take two or three input '1' then we always get '1'

Take two or three input zero then we always get '0' hence option 'b' is true and output

$$Y = PQ + PR + RQ$$

#### 20. (d)

In EX-NOR gate, if odd number of inputs are 1

then output is zero.



#### 21. (b)



As we can see clearly output must be  $\overline{A} + B$ which can be obtained only by making J = Band I = 1

So, that  $J + \overline{A} = 1$  and  $f = (\overline{A} + B) 1 = \overline{A} + B$ . Hence (b) is correct option.

#### 22. (a)

$$f = (\overline{f}_{d}) + \overline{(f_{3}) \cdot (f_{1} \oplus f_{2})}$$

$$= \overline{f}_{d} + \overline{f}_{3} + (f_{1} \odot f_{2})$$

$$f = \overline{f}_{d} + \overline{f}_{3} + f_{1}f_{2} + \overline{f}_{1}\overline{f}_{2}$$

$$f_{d} = f_{4}d$$

$$f_{d} = \Sigma m (0, 2, 4, 6)$$

$$\overline{f}_{d} = \Sigma m (1, 3, 5, 7)$$

$$f = \Sigma m (1, 3, 5, 7) + \Sigma m (4, 5, 6, 7) + \Sigma m (0, 2, 4)$$

$$f = \Sigma m (0, 1, 2, 3, 4, 5, 6, 7) = 1$$

## **Combinational Logic Circuits**

Q.1 Find the simplified boolean expression f(x,y,z,w)for the below 8:1 MUX



- (a)  $\overline{x}y + xZ + \overline{Z}W + \overline{y}W$
- (b)  $x\overline{y} + \overline{y}w + \overline{x}z + xz$
- (c)  $\overline{x}y + xZ + Z\overline{W} + \overline{y}W$
- (d)  $x\overline{y} + xZ + Z\overline{w} + \overline{y}w$
- Q.2 If x number of  $4 \times 1$  multiplexers, y number of  $2 \times 1$  multiplexers and z number of  $16 \times 1$ multiplexers are needed to impliment a 128 × 1 multiplexer, then which of the following can be value of (x + y + z)?

[Hint: Use exactly two16 x 1 multiplexers i.e., z = 21

- (a) 35
- (b) 10
- (c) 80
- (d) All of these
- Q.3 For a n-bit carry look ahead adder the gate count
  - (a)  $\frac{(n^2 + 8n)}{2}$  (b)  $\frac{(n^2 + 9n)}{2}$

  - (c)  $\frac{n^2 + 5n}{2}$  (d)  $\frac{(n^2 + 6n)}{2}$
- Q.4 Find the boolean expression B in the digital circuit given below



- (a)  $\overline{a}b + bc + \overline{a}c$
- (b)  $a\overline{b} + \overline{b}c + ca$
- (c)  $ab + b\overline{c} + \overline{c}a$
- (d) ab + bc + ca
- Q.5 A 1-bit full adder takes 20 ns to generate carryout bit and 40 ns for the sum bit. What is the maximum rate of addition per second when four 1-bit full adders are cascaded?
  - (a)  $10^7$
- (b)  $1.25 \times 10^7$
- (c)  $6.25 \times 10^6$
- (d)  $10^5$
- **Q.6** The Boolean expression f(a, b, c) in its canonical form for the decoder circuit shown below is



- (a)  $\Pi M(4,6)$
- (b)  $\Sigma m$  (0, 1, 2, 3, 5, 7)
- (c)  $\Sigma m(4, 6)$
- (d)  $\Pi M$  (0, 1, 2, 3, 5)
- Q.7 Consider the combinational circuit below



The output of the combinational circuit

Q.8 How many half adders are required to realize the following 4 functions?

$$f_1 = A \oplus B \oplus C$$

$$f_2 = \overline{A}BC + A\overline{B}C$$

$$f_3 = AB\overline{C} + (\overline{A} + \overline{B})C$$

$$f_4 = ABC$$

- (a) 2
- (b) 4
- (c) 3
- (d) 5
- **Q.9** Let  $x_s$ ,  $y_s$  and  $z_s$  are the sign bits of a number x, y and result z. The overflow condition if  $C_{n-2}$  be the carry into sign bit

(a) 
$$\overline{x}_s \overline{y}_s c_{n-2} + x_s \overline{y}_s \overline{c}_{n-2}$$

(b) 
$$\overline{x}_s y_s c_{n-2} + x_s \overline{y}_s c_{n-2}$$

(c) 
$$\overline{x}_s \overline{y}_s c_{n-2} + x_s y_s \overline{c}_{n-2}$$

- (d) none of these
- Q.10 A combinational circuit outputs a digit in the form of 4 bits. 0 is represented as 0000, 1 by 0001... 9 by 1001. A combinational circuit is to be designed which takes these 4 bits as input and output 1 if the digit  $\geq$  5 and 0 otherwise. If only AND, OR and NOT gates may be used. what is the minimum number of gates required?
  - (a) 2
- (b) 3
- (c) 4
- (d) 5
- Q.11 Minimum number of  $2 \times 1$  multiplexers required to realize the following function

$$f = \overline{A}\overline{B}C + \overline{A}\overline{B}\overline{C}$$

Assume that inputs are available only in true and boolean constants 1 and 0 are available.

- (a) 1
- (b) 2
- (c) 3
- (d) 7
- Q.12 The circuit shown below converts (Here  $\oplus$  is XOR)



- (a) Binary to gray
- (b) Binary to excess 3
- (c) Excess 3 to gray
- (d) Gray to binary

Q.13 Consider the following multiplexer:



The value of output function 'g' is

- (a) P'Q + P'R
- (b) PQ + PR
- (c) PR + P'Q'
- (d) None of these
- Q.14 Minimum number of NAND gates required to implement Sum in half-adder circuit is:
  - (a) 2
- (b) 3
- (c) 4
- (d) 5
- Q.15 The number of full and half-adder required to add 16 - bit numbers is
  - (a) 8 half-adders, 8 full-adders
  - (b) 1 half-adder, 15 full-adders
  - (c) 16 half-adders, 0 full-adders
  - (d) 4 half-adders, 12 full-adders
- Q.16 A 4 x 1 multiplexer is used to implement 3 input boolean function as shown in the below figure. The F(A, B, C) is\_



- (a)  $\Sigma(0, 4, 5, 6)$
- (b)  $\Sigma(3, 4, 5, 6)$
- (c)  $\pi(0, 4, 5, 6)$
- (d)  $\pi(3, 4, 5, 6)$

Q.17 The circuit below represents function X(A, B, C, D) as:



- (a)  $\Sigma$  (3, 8, 9, 10)
- (b)  $\Sigma$  (3, 8, 10, 14)
- (c)  $\Pi$  (0, 1, 2, 4, 5, 6, 7, 11, 12, 13, 15)
- (d)  $\Pi$  (0, 1, 2, 4, 5, 6, 7, 10, 12, 13, 15)
- Q.18 Consider the following statements:

A 4: 16 decoder can be constructed (with enable input) by:

- 1. using four 2: 4 decoders (each with an enable input) only.
- 2. using five 2: 4 decoders (each with an enable input) only.
- 3. using two 3:8 decoders (each with an enable input) only.
- 4. using two 3:8 decoders (each with an enable input) and an inverter.

Which of the statements given above is/are correct

- (a) 2 and 3
- (b) 1 only
- (c) 2 and 4
- (d) None of these
- Q.19 A 3-to-8 decorder is shown below:



All the output lines of the chip will be high, when all the inputs 1, 2 and 3

- (a) are high; and  $G_1$ ,  $G_2$  are low
- (b) are high; and  $G_1$  is low,  $G_2$  is high
- (c) are high; and  $G_1$ ,  $G_2$  are high
- (d) are high; and  $G_1$  is high,  $G_2$  is low
- Q.20 Consider the circuit given below



Which of the following statements is true for Y.

(a) 
$$Y = \overline{C}\overline{D} + \overline{D}C(\overline{A} + \overline{B}) + \overline{C}DS$$

(b) 
$$Y = CD + D\overline{C}(\overline{A + B}) + CDS$$

(c) 
$$Y = \overline{C}\overline{D} + (\overline{D} + C)(\overline{A} + B) + \overline{C} + \overline{D} + \overline{S}$$

(d) 
$$Y = \overline{C}\overline{D} + (\overline{D} + \overline{C})(\overline{A} + \overline{B}) + \overline{C} + \overline{D} + \overline{S}$$

**Q.21** The logic function f(A, B, C, D) implemented by the circuit shown below is



- (a)  $\bar{D}(A \oplus C)$
- (b)  $D(A \odot C)$
- (c)  $\bar{D}(A \oplus B)$
- (d)  $D(A \odot B)$
- Q.22 The function realized by the circuit shown in figure is



- (a)  $F = A \odot C$
- (b)  $F = A \oplus C$
- (c)  $F = B \odot C$
- (d)  $F = B \oplus C$

**Q.23** In the following circuit,  $S_2$ ,  $S_1$  and  $S_0$  are select lines and  $X_7$  to  $X_0$  are input lines.  $S_0$  and  $X_0$  are LSBs. The output Y is \_



- (b) *A* ⊕ *B* (a) indeterminate
- (c)  $\overline{A \oplus B}$
- (d)  $\overline{C}(\overline{A \oplus B}) + C(A \oplus B)$
- Q.24 Consider the circuit given below.



If the decimal input is 92 then  $Y_{\rm out}$  corresponds to  $I_m$ , then value of m is \_\_\_\_\_

- Q.25 Minimum 4 line to 16 line decoders required to realize 8 line to 256 line decoder are
  - (a) 8
- (b) 9
- (c) 17
- (d) 16
- Q.26 Consider the logic circuit given below. The minterms in f(A,B,C,D) are \_\_\_



- (a)  $\Sigma m$  (1, 3, 5, 6, 7, 11, 14)
- (b)  $\Sigma m$  (6, 7, 8, 12, 14, 15)
- (c)  $\Sigma m$  (3, 6, 7, 8, 11, 12, 14, 15)
- (d)  $\Sigma m$  (3, 6, 7, 9, 11, 12, 14, 15)
- Q.27 Figure shows a 4 to 1 MUX to be used to implement the sum S of a 1-bit full adder with input bits P and Q and the carry input  $C_{in}$ .

Which of the following combinations of inputs to  $I_0$ ,  $I_1$ ,  $I_2$  and  $I_3$  of the MUX will realize the sum S?



- (a)  $I_0 = I_1 = C_{in}$ ;  $I_2 = I_3 = \overline{C}_{in}$
- (b)  $I_0 = I_1 = \overline{C}_{in}$ ;  $I_2 = I_3 = C_{in}$
- (c)  $I_0 = I_3 = C_{in}$ ;  $I_1 = I_2 = \overline{C}_{in}$
- (d)  $I_0 = I_3 = \overline{C}_{in}$  ;  $I_1 = I_2 = C_{in}$
- Q.28 Consider a clocked sequential circuit as shown in the figure below. Assuming initial state to be

$$Q_1 Q_0 = 00$$

For an input sequence X = 1010, the respective output sequence will be \_



Q.29 A new two input flip flop is designed as shown in figure. The table shows the characteristic table of the A-B flip-flop.

|   | Α                | - 1  | В | $Q_n$  | +1 |        |  |
|---|------------------|------|---|--------|----|--------|--|
|   | 0                |      | 0 | Q      | n  |        |  |
|   | 0                |      | 1 | 1      |    |        |  |
|   | 1                | 1    | 0 | Q<br>0 | n  |        |  |
|   | 1                |      | 1 | 0      | )  |        |  |
| A | Combina<br>Logic | tion |   | J<br>K |    | ์<br>ว |  |

The combination logic is



**Q.30** A digital circuit which compares two numbers  $A_2$   $A_1$   $A_0$  and  $B_2$   $B_1$   $B_0$  is shown in figure



To obtain output Y = 1, the valid combination is \_\_\_\_\_\_.

- (a) 010, 111
- (b) 010, 101
- (c) 101, 110
- (d) 101,011

Q.31 A two bit magnitude comparator circuit is shown below.



The logic circuit for r is







Q.32 Consider the waveforms given below:



The output can be obtained from the circuit



 $\overline{Q}$ 

Clock-

(b)

#### **Combinational Logic Circuits Answers**

- 10. 2. (a) 3. 5. (a) 6. 1. (d)
- (c) 19. (b) (a) 14. (c) 15. (b) 16. (a) (a) 18. 11. (b) 12. (d) 13.
- 29. (d) 30. (b) 25. (c) 26. (c) 27. (c) 20. 21. (b) 22. (b) 23. (d)
- 31. 32. (c) (a)

#### **Explanations Combinational Logic Circuits**

#### 1. (d)

Function table for multiplexer is

| x | У | Z | f |
|---|---|---|---|
| 0 | 0 | 0 | W |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | W |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 |

#### Forming four-variable K-map

| \ ZW | ,  |    |      |    |
|------|----|----|------|----|
| xy   | 00 | 01 | 11 \ | 10 |
| 00   | 0  | 1  | 1/   | 1  |
| 01   | 0  | 0  | 0    | 1  |
| 11   | 0  | 0  | 1    | 1  |
| 10   | 1  | 1  | 1    | 1  |
|      |    | Ή  |      |    |

Total Four Quads

$$f(x, y, Z, w) = x\overline{y} + xZ + Z\overline{w} + \overline{y}w$$

#### 2. (a)

$$x = \frac{128}{4} = 32 \rightarrow 4 \times 1$$
 Multiplexers

$$z = \frac{32}{16} = 2 \rightarrow 16 \times 1$$
 Multiplexers

$$y = \frac{2}{2} = 1 \rightarrow 2 \times 1$$
 Multiplexers

$$x + y + z = 32 + 1 + 2 = 35$$

Option (b) and (c) not possible.

[Note: Many values can exist for x + y + z]

#### 3. (b)

For n-bit carry look ahead adder

Total #AND gates = 
$$\frac{n(n+1)}{2} + n$$

Total #OR gates = n

Total #XOR gates = n + n

$$\therefore \text{ Total gate count} = \frac{n(n+1)}{2} + n + n + n + n$$

$$=\frac{(n^2+9n)}{2}$$

Order of subtraction is (c-b) - a

| С  | b   | а | В | D |
|----|-----|---|---|---|
| 0  | 0   | 0 | 0 | 0 |
| 0  | 0   | 1 | 1 | 1 |
| 0  | 1 1 | 0 | 1 | 1 |
| 0  | 1   | 1 | 1 | 0 |
| 1  | 0   | 0 | 0 | 1 |
| 1  | 0   | 1 | 0 | 0 |
| 1  | 1   | 0 | 0 | 0 |
| 1. | 1   | 1 | 1 | 1 |

Borrow (B) = 
$$\overline{c}\overline{b}a + \overline{c}ba + \overline{c}ba + cba$$



$$B = \overline{c}a + \overline{c}b + ba$$

#### 5. (a)

Given,

$$T_{Ci} = 20 \text{ ns}$$
  
 $T_{Si} = 40 \text{ ns}$ 

$$T_{S_0} = 40 \text{ ns}$$
 $T_{S_1} = (40 + 20) \text{ ns} = 60 \text{ ns}$ 
 $T_{S_2} = (60 + 20) \text{ ns} = 80 \text{ ns}$ 
 $T_{S_3} = (80 + 20) \text{ ns} = 100 \text{ ns}$ 
 $T_{S_3} = (80 + 20) \text{ ns} = 100 \text{ ns}$ 

: Final sum result will take 100 ns

$$\therefore$$
 Rate of addition =  $\frac{1}{100 \text{ ns}} = 10^7$ 

#### 6. (c)

The given  $3 \times 8$  decoder is a active low output. Each output represents a maximum term when activated with enable.

If 
$$c = 0$$
, then  $EN = 1$ 

The outputs  $D_0$ ,  $D_2$ ,  $D_4$  and  $D_6$  are active and outputs  $D_1$ ,  $D_3$ ,  $D_5$  and  $D_7$  are inactive.

 $\therefore$  Output of OR gate is  $(M_0 + 1 + M_2) = 1$ Output of AND gate is  $(M_4 M_6) = \Pi M(4, 6)$ 

$$f(a, b, c) = \Pi M(4, 6)$$

$$f(a, b, c) = \Pi M(0, 1, 2, 3, 5, 7)$$

$$f(a, b, c) = \Sigma m(4, 6)$$

#### 7. (2)



#### 8. (c)

$$\begin{split} f_2 &= \overline{A}BC + A\overline{B}C = (\overline{A}B + A\overline{B})C \\ &= (A \oplus B)C \\ f_3 &= AB\overline{C} + (\overline{A} + \overline{B})C = AB\overline{C} + \overline{AB}C \\ &= AB \oplus C \end{split}$$

Single Half Adder →



To realize the four given equations:



#### 10. (b)

We need output 1 when input ≥ 5, the required boolean expression can be obtained using Kmap



#### 11. (b)

$$f = \overline{A}\overline{B}C + \overline{A}\overline{B}\overline{C} = \overline{A}\overline{B}(C + \overline{C}) = \overline{A}\overline{B}$$
  
with 2 × 1 multiplexer

with 2 × 1 multiplexer



13. (a)

$$g = \bar{Q}\bar{h} + Q\bar{P}$$

$$= \overline{Q}(\overline{RQ} + RP) + Q\overline{P}$$

$$= \ \overline{Q}((R+Q)(\overline{R}+\overline{P})) + Q\overline{P}$$

$$= \overline{Q}(R\overline{R} + Q\overline{R} + R\overline{P} + Q\overline{P}) + Q\overline{P}$$

$$= \bar{O}R\bar{P} + O\bar{P}$$

$$= (\bar{Q}R + Q)\bar{P} (: Q + \bar{Q}R)$$

$$= (Q + \overline{Q})(Q + R) = Q + R$$

$$= (Q+R)\overline{P} = \overline{P}Q + \overline{P}R$$

14. (c)

Expression for sum in half adder is  $\overline{A}B + A\overline{B} = A \oplus B$  and minimum number of NAND gates required for EX-OR Gate are '4'. Hence correct option is (c).

16. (a)

$$Y = \overline{BC} + A\overline{BC} + AB\overline{C}$$

$$= A\overline{BC} + \overline{ABC} + ABC + AB\overline{C}$$

$$= 000, 100, 101, 110$$

$$= 0, 4, 5, 6$$

17. (a)

The given circuit represents the implementation of four variable function using 8:1 MUX here. D as taken as the fourth i/p and A, B, C act as select lines.

|         | $I_0$ | $I_1$ | $I_2$ | $I_3$ | $I_4$ | $I_5$ | $I_6$ | $I_7$ |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| D       | 0     | 2     | 4     | 6     | 8     | 10    | 12    | 14    |
| D       | 1     | 3     | 5     | 7     | 9     | 11    | 13    | 15    |
| Given - | 0     | D     | 0     | 0     | 1     | D     | 0     | 0     |

 $\Sigma m$  (3, 8, 9, 10).

4: 16 decoder using only 2: 4 decoders:



4:16 decoder using two 3:8 decoders and an inverter:



19. (b)

Outputs are active low, so all the output lines of the chip will be high, when chip will be disabled i.e.,  $G_1 = 0$  and  $\overline{G}_2 = 1$ .

20. (d)

$$Y = \overline{C}\overline{D} + (\overline{A} \cdot \overline{B})(\overline{D}C) + \overline{C}DS$$

$$= Y = \overline{C}\overline{D} + (\overline{D} + \overline{C})(\overline{A} + \overline{B}) + \overline{C} + \overline{D} + \overline{S}$$

21. (b)



| Α | В  | C | D | f |
|---|----|---|---|---|
| X | ,X | Х | 0 | 0 |
| 0 | 0  | 0 | 1 | 1 |
| 0 | 0  | 1 | 1 | 0 |
| 0 | 1  | 0 | 1 | 1 |
| 0 | 1  | 1 | 1 | 0 |
| 1 | 0  | 0 | 1 | 0 |
| 1 | 0  | 1 | 1 | 1 |
| 1 | 1  | 0 | 1 | 0 |
| 1 | 1  | 1 | 1 | 1 |

| AB | C <sub>BC</sub> | ВC | BC | вō |
|----|-----------------|----|----|----|
| Ā  | 1               |    |    | 1  |
| Α  |                 | 1  | 1  |    |

$$f = D(\overline{A}\overline{C} + AC)$$

#### 22. (b)

$$F = \overline{A}\overline{B}C + \overline{A}BC + A\overline{B}\overline{C} + AB\overline{C}$$

$$F = \overline{A}C(\overline{B} + B) + A\overline{C}(\overline{B} + B)$$

$$F = \overline{A}C + A\overline{C}$$

$$F = A \oplus C$$

#### 23. (b)

Floating input is accepted by GATE logic gate as logic 1.

Hence  $S_2 = 1$ 

| S <sub>2</sub> | S <sub>1</sub><br>B | S <sub>0</sub> | Y |           |
|----------------|---------------------|----------------|---|-----------|
| 1              | В                   | Α              |   |           |
| 1              | 0                   | 1              | 1 | $S_2 = 1$ |
| 1              | 0                   | 1              | 1 | c —       |
| 1              | 1                   | 0              | 1 |           |
| <br>1          | 1                   | 1              | 0 |           |

$$Y = A \oplus B$$

#### 24. (219)

Decimal input = 92

$$BCD = 10010010$$

Output of Gray code converter

 $Y_0$  corresponds to  $I_m$  with  $(S_n...S_0)$  is  $= (11011011)_2$  m = 219

25. (c)

Numbers of 4 × 16 decoders required

$$\frac{256}{16} = 16$$

$$\frac{16}{16} = 1 \Rightarrow 16 + 1 = 17$$

#### 26. (c)



$$= A\overline{C}\overline{D} + BC\overline{D} + CD$$

$$= A(B + \overline{B})\overline{C}\overline{D} + (A + \overline{A})CBC\overline{D} + CD(A + \overline{A})(B + \overline{B})$$

= 
$$AB\overline{C}\overline{D} + A\overline{B}\overline{C}\overline{D} + ABC\overline{D}$$
  
+ $\overline{A}BC\overline{D} + ABCD + A\overline{B}CD$   
+ $\overline{A}BCD + \overline{A}\overline{B}CD$ 

$$f(A, B, C, D) = \Sigma m(3, 6, 7, 8, 11, 12, 14, 15)$$



#### 27. (c)

For a 4:1 mux



$$F = I_0 \overline{A} \overline{B} + I_1 \overline{A} B + I_2 A \overline{B} + I_3 A B$$



where sum of full adder is =  $A \oplus B \oplus C$ 

#### Truth table of Full adder

|              |                    |          |                         | _                   |                                    |
|--------------|--------------------|----------|-------------------------|---------------------|------------------------------------|
|              | S <sub>1</sub> (A) | $S_0(B)$ | Carry(C <sub>in</sub> ) | Sum                 |                                    |
| $I_0$        | 0                  | 0        | o —                     | <b>→</b> 0 <u>}</u> | $I_0 = C_{in}$                     |
| -0 (         | 0                  | 0        | 1 —                     | → 1 <sup>∫</sup>    | 10 - Oin                           |
| <sub>r</sub> | 0                  | 1        | 0 _                     | J= 1}               | $I_1 = \overline{C_{in}}$          |
| $I_1$        | 0                  | 1        | 1 >                     | < <u>~</u> 0√       | - 1 <sub>1</sub> - C <sub>in</sub> |
| (            | 1                  | 0        | 0 [                     | س 1 سو              |                                    |
| $I_2$        | 1                  | 0        | 1>                      | $<_0>$              | $I_2 = \overline{C_{in}}$          |
| ,            | 1                  | 1        | 0                       | - n                 |                                    |
| $I_3$        | 1                  | 1        | 1                       |                     | $I_3 = C_{in}$                     |
|              |                    |          |                         |                     |                                    |

#### 28. (0011)

$$Q_1(t+1) = D_1$$
  
 $Q_1(t+1) = Q_1(t) \oplus X$  ...(1)

$$Q_0(t+1) = D_0$$

$$Q_0(t+1) = D_0$$
  
 $Q_0(t+1) = Q_1(t) \oplus Q_0(t)$  ...(2)

$$Y(t) = Q_0(t) + (\overline{Q}_1(t) \cdot \overline{X})$$

$$Y(t) = Q_0(t) + (\overline{Q_1(t) + X})$$
 ...(3)

#### State table:

| X        | Preser         | nt State | Next           | State | · V |
|----------|----------------|----------|----------------|-------|-----|
| <b>^</b> | Q <sub>1</sub> | $Q_0$    | Q <sub>1</sub> | $Q_0$ | 1   |
| 0        | 0              | 0        | 0              | 0     | 1   |
| 0        | 0              | 1        | 0              | 1     | 1   |
| 0        | 1              | 0        | 1              | 1     | 0   |
| 0        | 1              | 1        | 1              | 0     | 1   |
| 1        | 0              | 0        | 1              | 0     | 0   |
| 1        | 0              | 1        | 1              | 1     | 1   |
| 1        | 1              | 0        | 0              | 1     | 0   |
| 1        | 1              | 1        | 0              | 0     | 1   |

#### State diagram:



From state diagram output sequence is 0011 for input sequence 1010.

#### 29. (d)

| Α | В | Q <sub>n+1</sub> | J | K |
|---|---|------------------|---|---|
| 0 | 0 | $\overline{Q}_n$ | 1 | 1 |
| 0 | 1 | 1                | 1 | 0 |
| 1 | 0 | $Q_n$            | 0 | 0 |
| 1 | 1 | 0                | 0 | 1 |

State Table







#### 30. (b)

Redrawing the circuit



A 3-input XNOR gate acts as an odd function  $Y = A_0 \oplus B_0 \oplus A_1 \oplus B_1 \oplus A_2 \oplus B_2 = 1$ using definition of XOR the valid combination is  $A_2 A_1 A_0 = 010$  and  $B_2 B_1 B_0 = 101$ 

#### 31. (a)

Expression of 'R' from logical deduction is

$$R = \overline{A}_2 B_2 + (A_2 \odot B_2) \overline{A}_1 B_1$$

R can be implemented by AND-OR logic.

#### 32. (c)



By checking all the options. Option (c) correctly matches.



## **Sequential Logic Circuits**

Q.1 Consider the digital circuit shown in below figure.



The average propagation delay of each NAND gate in the clock generator circuit is 10 ns. The frequency of the clock signal is \_\_\_\_\_ MHz.

Q.2 Consider the counter shown below



If the initial state of the counter is 001, then after how many minimum number of clock pulses the initial state is reached?

Q.3 In the following figure consisting of *J-K* flip flop assume the flip flop was initially cleared and then clocked for 6 pulses, the sequence at the Q output will be



- (a) 010000
- (c) 010010
- Q.4 Consider the following circuit consisting of D flip flops.



The circuit generates a sequence. Initially all flip flops are cleared. The generated sequence after all the flip flops have been changed from their initial value is

(a) 0011110

(b) 111010

(c) 001111

(d) 11010

Q.5



If the initial state  $Q_A Q_B Q_C = 110$ , after how many clocks it get back same value?

(a) 5

(b) 6

(c) 7

- (d) 3
- Q.6 An X-Y flip-flop, whose characteristic table is given below, is to be implemented using a JK flip-flop. This can be done by making

| X | Y | $Q_{n+1}$   |
|---|---|-------------|
| 0 | 0 | 1           |
| 0 | 1 | $Q_1$       |
| 1 | 0 | $\bar{Q}_n$ |
| 1 | 1 | 0           |

(a) 
$$J = X$$
,  $K = \overline{Y}$ 

(b) 
$$J = \overline{X}$$
,  $K = Y$ 

(c) 
$$J = Y$$
,  $K = \overline{X}$ 

(d) 
$$J = \overline{Y}$$
,  $K = X$ 

Q.7 Assertion (A): D-Flip-Flops are used as buffer register.

Reason (R): D-Flip-Flops are free from "race-around" condition.

- (a) Both A and R are individually true and R is the correct explanation of A
- (b) Both A and R are individually true but R is not the correct explanation of A
- (c) A is true but R is false
- (d) A is false but R is true
- Q.8 The J-K flip-flop shown below is initially reset, so that Q = 0. If a sequence of four clock pulses is then applied, with the J and K inputs as given in the figure, the resulting sequence of values that appear at the output Q starting with its initial state, is given by



- (a) 01011
- (c) 00110

(d) 00101

Q.9 Analyse the sequential circuit shown below in figure. Assuming that initial state is 00, determine what input sequence would lead to state 11?



- (a) 1 1
- (b) 1 0
- (c) 0 0
- (d) State 11 is unreachable
- Q.10 Match List-I (Logic circuit/function) with List-II (Circuit realization) and select the correct answer using the code given below the lists:

#### List-I

- A. Dflip-flop
- B. Tflip-flop
- C. Exclusive OR
- D. Half-adder

#### List-II



#### Codes:

|   | D | $\sim$ |   |
|---|---|--------|---|
| A | В | C      | D |

- 3 (a)
- (b) 2 3
- 3 (c)
- (d) 2 3
- Q.11 The input A and clock applied to the D flip-flop are shown in figure below. The output  $\overline{Q}$  is



Q.12 An X-Y flip flop, whose Characteristic Table is given below is to be implemented using a J-K flip flop

| X | Υ | $Q_{n+1}$        |
|---|---|------------------|
| 0 | 0 | 1                |
| 0 | 1 | $Q_n$            |
| 1 | 0 | $\overline{Q_n}$ |
| 1 | 1 | 0                |

This can be done by making

- (a)  $J = X, K = \overline{Y}$  (b)  $J = \overline{X}, K = Y$
- (c)  $\cdot J = Y, K = \overline{X}$  (d)  $J = \overline{Y}, K = X$
- Q.13 A J-K flip-flop can be implemented by T flipflop. Identify the correct implementation.





Q.14 For the circuit shown below, the counter state  $(Q_1Q_0)$  follows the sequence



- (a) 00, 01, 10, 11, 00 ...
- (b) 00, 01, 10, 00, 01 ...
- (c) 00, 01, 11, 00, 01 ...
- (d) 00, 10, 11, 00, 10 ...
- **Q.15** The outputs of both the flip-flops  $Q_1$  and  $Q_2$  in the figure shown below are initialized to 0. The sequence generated at  $Q_1$  upon application of clock signal is



- (a) 01110...
- (b) 01010...
- (c) 00110...
- (d) 01100...
- Q.16 Consider the following synchronous counter made up of JK, D and T Flip-Flops.



Find the modulus value of the counter.

**Q.17** In the following J-K flip-flop we have  $J = \overline{Q}$  and K = 1. Assuming the flip-flop was initially cleared and then clocked for 6 pulses, the sequence at the Qoutput will be



- (a) 010000
- (b) 011001
- (c) 010010
- (d) 010101
- Q.18 The initial state of MOD-16 down counter is 0110. After 37 clock pulses, the state of the counter will be
- Q.19 In clocked RS flip-flop, the output remains as previous output until
  - (a) R = 0, S = 1
- (b) CP = 0
- (c) R = 1, S = 0
- (d) R = 1, S = 1
- Q.20 An X-Y flip-flop, whose characteristic table is given below, is to be implemented using a JK flip-flop.

| X | Y | $Q_{n+1}$   |
|---|---|-------------|
| 0 | 0 | 1           |
| 0 | 1 | $Q_n$       |
| 1 | 0 | $\bar{Q}_n$ |
| 1 | 1 | 0           |

This can be done by making

- (a) J = X, K =
- (b)  $J = \overline{X}$ , K = Y
- (c) J = Y,  $K = \overline{X}$  (d)  $J = \overline{Y}$ , K = X
- Q.21 A mod-2 counter followed by a mod-5 counter is
  - (a) same as a mode-5 counter followed by a mod-2 counter
  - (b) a decade counter
  - (c) a mod-7 counter
  - (d) none of these
- Q.22 In the following sequential circuit, the initial state (before the first clock pulse) of the circuit is  $Q_1Q_0 = 00$ . The state  $(Q_1Q_0)$ , immediately after the 333rd clock pulse is

Q.23 For the circuit shown below, the counter state  $(Q_1Q_0)$  follows the sequence



- (a) 00,01,10,11,00...
- (b) 00, 01, 10, 00, 01 ...
- (c) 00, 01, 11, 00, 01 ...
- (d) 00, 10, 11, 00, 10 ...
- Q.24 For the following characteristic table using XY flip-flop, the characteristic equation Q(t + 1) =

| X | Υ | Q(t+1)       |
|---|---|--------------|
| 0 | 0 | 1            |
| 1 | 0 | Q(t)         |
| 0 | 7 | $\bar{Q}(t)$ |
| 1 | 1 | 0            |

- (a)  $Y\overline{Q}(t) + \overline{X}\overline{Q}(t)$
- (b)  $\overline{Y}Q(t) + X\overline{Q}(t)$
- (c)  $\overline{Y}Q(t) + \overline{X}\overline{Q}(t)$
- (d)  $YQ(t) + X\bar{Q}(t)$

#### Answers **Sequential Logic Circuits**

(b)

3. (d)

(b)

- 4. 13.
- 5.

14.

- (d)
- 6.

16.

(d)

(d)

7. 18. (b)

(b)

(c)

(d)

19.

20.

- 10. (d) 21. (b)

23. (c)

12.

#### **Explanations** Sequential Logic Circuits

#### 1. (10)

Here the clock generator is a ring oscillator circuit.

$$f_{\text{CLK}} = 1/2Nt_{po}$$

 $f_{\text{CLK}} = 1/2Nt_{pd}$  N = number of logic gates

t<sub>nd</sub> = propagation delay of each logic gate

$$N = 5$$
;  $t_{pd} = 10 \ ns$ 

$$f_{\text{CLK}} = \frac{1}{2 \times 5 \times 10\text{n}} = 10\text{MHz}$$

#### 2. (6)

The given digital circuit is a asynchronous upcounter.

| CLK         | $Q_2$ | Q <sub>1</sub> | $Q_0$ |   |
|-------------|-------|----------------|-------|---|
| _           | 0     | 0              | 0     | ∢ |
| 1           | 0     |                | 1     |   |
| 2           | 0 0 0 | 1              | 0     |   |
| 3           | 0     | 1              | 1     |   |
| 4           | 1     | 0              | 0     |   |
| 1 2 3 4 5 6 | 1     | 0              | 1     |   |
| 6           | 1     | 1              | 0     | Ш |
|             |       |                |       |   |

The modulus value of the counter is six. So, after six clock pulses the counter reaches its initial state.

#### 3. (d)

For J-K flip flop

$$Q_{n+1} = J\overline{Q}_n + \overline{K}Q_n$$

because K = 1 always (given)

$$\Rightarrow$$
 in this case,  $Q_{n+1} = J\overline{Q}_n$ 

further given  $Q_1 = 0$  and  $J = \overline{Q}_1 = 1$ 

$$\Rightarrow$$
  $Q_2 = J\overline{Q}_1 = 1\overline{0} = 1$  and now  $J = \overline{Q}_2 = 0$ 

$$Q_3 = J\overline{Q}_2 = 0\overline{1} = 0$$
 and now  $J = \overline{Q}_3 = 1$ 

$$Q_4 = J\overline{Q}_3 = 1\overline{0} = 1$$
 and now  $J = \overline{Q}_4 = 0$ 

$$Q_5 = J\overline{Q}_4 = 0\overline{1} = 0$$
 and now  $J = \overline{Q}_5 = 1$ 

$$Q_6 = J\overline{Q}_5 = 1\,\overline{0} = 1$$

Thus the sequence of output will be = 010101.





At this point all flip flop have been changed from their initial value

The generated sequence is 11010.

#### 5. (a)

For J-K flip flop

$$\begin{split} Q^{n+1} &= J\overline{Q^n} + \overline{K}Q^n \\ Q^{n+1}_A &= 1.\overline{Q}^n_A + \overline{Q}^n_B Q^n_A = \overline{Q}^n_A + Q^n_B Q^n_A \\ Q^{n+1}_B &= Q^n_C \cdot \overline{Q}^n_B + 0 \cdot Q^n_B = Q^n_C \cdot \overline{Q}^n_B \\ Q^{n+1}_C &= 1.\overline{Q}^n_C + \overline{Q}^n_A \cdot Q^n_C = \overline{Q}^n_C + Q^n_A Q^n_C \end{split}$$

Now

$$Q_A^0 Q_B^0 Q_C^0 = 110$$

$$Q_A^1 Q_B^1 Q_C^1 = (0+1.1)(0.0)(1+1.0) = 101$$

$$Q_A^2 Q_B^2 Q_C^2 = (0+0.1)(1.1)(0+1.1) = 011$$

$$Q_A^3 Q_B^3 Q_C^3 = (1+1.0)(1.0)(0+0.1) = 100$$

$$Q_A^4 Q_B^4 Q_C^4 = (0+0.1)(0.1)(1+1.0) = 001$$

$$Q_4^5 Q_C^5 = (1+0.0)(1.1)(0+0.1) = 110$$

After 5 clocks, it will get back same value.

#### 6. (d)

The JK flip-flop can be implemented by making

$$J = \overline{y}, K = x$$



| x | у | $J = \overline{Y}$ | K = X | $Q_{n+1}$   |
|---|---|--------------------|-------|-------------|
| 0 | 0 | 1                  | 0     | 1           |
| 0 | 1 | 0                  | 0     | $Q_n$       |
| 1 | 0 | 1                  | 1     | $\bar{Q}_n$ |
| 1 | 1 | 0                  | 1     | 0           |

which is true

Hence (d) is correct option.

#### 8. (c)

Given.

$$Q_A \, Q_B = 0 \, 0$$
 Then,  $z = \overline{x}$  If  $x = 0$ ; we will get

x = 0 is only in option (c). Similarly for next state we need input x = 0.

Hence for output state 1 1; input is 0 0.

#### 9. (b)

#### 1. Dflip flop



#### 2. Tflip flop



#### 3. Exclusive OR



#### 4. Half adder



So option is 2, 3, 4, 1 is right.

#### 10. (d)

D flip-flop changes its output according to input and clock pulse applied to it. The flip flop shown in figure is positive edge triggered so the output modifies at every positive edge of clock according to the input.

#### 11. (d)

X-Y truth table J-K truth table

| X | Y | $Q_{n+1}$        |
|---|---|------------------|
| 0 | 0 | 1                |
| 0 | 1 | $Q_n$            |
| 1 | 0 | $\overline{Q_n}$ |
| 1 | 1 | 0                |

| J | K | $Q_{n+1}$        |
|---|---|------------------|
| 0 | 0 | $Q_n$            |
| 0 | 1 | 0                |
| 1 | 0 | 1                |
| 1 | 1 | $\overline{Q_n}$ |

Excitation table

| Q(t) | Q(t+1) | J | K | X | Υ |
|------|--------|---|---|---|---|
| 0    | 0      | 0 | × | × | 1 |
| 0    | 1      | 1 | × | × | 0 |
| 1    | 0      | × | 1 | 1 | × |
| 1    | 1      | × | 0 | 0 | × |

To make (X - Y) FF using (J - K) FF, (J) should be  $(\overline{Y})$  and (K) should be (X).

#### 12. (b)

To obtain a JK flip-flop from a T flip-flop, we first construct the characteristic table of JK flip-flop; and then obtain the excitation values for the T flip-flop as shown below:



Now, assuming T to be an output, we solve it in terms of J, K,  $Q_n$  inputs. This gives the definition of the logic to be applied on the T input.

Also, observing the given options, we solve for T using a maxterms map instead of using a minterms map, as shown below:



$$T = (J + Q_n) \cdot (K + \overline{Q}_n)$$

The circuit corresponding to this expression is given option (b).

$$D_1 = Q_0, D_0 = Q_0 \odot Q_1$$
  
 $\Rightarrow (Q_1 Q_0) 00 \rightarrow 01 \rightarrow 10 \rightarrow 00 \rightarrow 01...$ 

#### 14. (d)



Initially  $Q_1 = Q_2 = 0$ 

#### Truth table of JK:

| J | K | $Q_n$                  |
|---|---|------------------------|
| 0 | 0 | Previous state         |
| 0 | 1 | 0                      |
| 1 | 0 | 1                      |
| 1 | 1 | $\bar{\overline{Q}}_n$ |

#### Case-1: 1st clock pulse

$$Q_1 = 0, \ \overline{Q}_1 = 1, Q_2 = 0, \overline{Q}_2 = 1$$

So, 
$$J_1 = 1$$
,  $K_1 = 0$  and  $J_2 = 0$ ,  $K_2 = 1$ 

So 
$$Q_1^+ = 1$$
,  $Q_2^+ = 0$ 

(new values of  $Q_1$  and  $Q_2$ )

#### Case-2:

$$Q_1 = 1, Q_2 = 0$$

$$\overline{Q}_1 = 0$$
,  $\overline{Q}_2 = 1$ 

So, 
$$J_1 = 1$$
,  $J_2 = 1$   
 $K_1 = 0$   $K_2 = 0$   
So,  $Q_1^+ = 1$ ,  $Q_2^+ = 1$ 

(new values of  $Q_1$  and  $Q_2$ )

Case-2:

$$\begin{aligned} &Q_1 = 1, & \overline{Q}_1 = 0, Q_2 = 1, \overline{Q}_2 = 0 \\ &J_1 = 0, &K_1 = 1, &J_2 = 1, &K_2 = 0 \\ &Q_1^+ = 0, &Q_2^+ = 1 \end{aligned}$$

(new values of  $Q_1$  and  $Q_2$ )

So, the sequence will be 01100.

15. (5)

Consider characteristic equation of *J-K* Flip-Flop:

$$\begin{aligned} Q_{2N+1} &= J \overline{Q}_{2N} + \overline{K} Q_{2N} \\ J &= \overline{Q}_0 \, ; \, K = 1 \\ \Rightarrow \quad Q_{2N+1} &= \overline{Q}_0 \, \overline{Q}_{2N} \\ \text{if} \qquad Q_0 &= 1 \, \Rightarrow \, Q_{2N+1} = 0 \\ \text{if} \qquad Q_0 &= 0 \, \Rightarrow \, Q_{2N+1} = \overline{Q}_{2N} \end{aligned} \qquad ...(i)$$

Consider characteristic equation of D - Flip-Flop:

$$Q_{N+1} = D$$
  
 $Q_{N+1} = Q_2$  ...(ii)

Consider characteristic equation of *T*–Flip-Flop:

$$Q_{N+1} = T \oplus Q_N$$

$$Q_{N+1} = Q_1 \oplus Q_0 \qquad \dots(iii)$$

Using equations (i), (ii) and (iii)

|   | Present State |                |       | Pres  | ent : | State |
|---|---------------|----------------|-------|-------|-------|-------|
|   | $Q_2$         | Q <sub>1</sub> | $Q_0$ | $Q_2$ | $Q_1$ | $Q_0$ |
|   | 0             | 0              | 0     | 1     | 0     | 0     |
|   | 0             | 0              | 1     | 0     | 0     | 1     |
|   | 0             | 1              | 0     | 1     | 0     | 1     |
|   | 0             | 1              | 1     | 0     | 0     | 0     |
| أ | 1             | 0              | 0     | 0     | 1     | 0     |
|   | 1             | 0              | 1     | 0     | 1     | 1     |
|   | 1             | 1              | 0     | 0     | 1     | 1     |
|   | 1             | 1              | 1     | 0     | 1     | 0     |



The number of used states = 5

.. Modulus value of the counter = 5

16. (d)

When 
$$Q = 0 \Rightarrow \overline{Q} = 1$$
  
So,  $J = K = 1$   
 $\Rightarrow Q_{n+1} = \overline{Q}_n = 1$   
When  $Q = 1$   
 $\Rightarrow \overline{Q} = 0$   
 $J = 0, K = 1$   
 $\Rightarrow Q_{n+1} = 0$ 

So, the sequence at the Q output will be 010101.

17. (0001)

$$37 = 16 \times 2 + 5$$

After 37 clock pulses, the state of MOD-16 DOWN counter will be five states below the present state.

18. (b)

Truth table of clocked RS flip-flop is:

| CP | S | R | $Q_n$          |
|----|---|---|----------------|
| 0  | 0 | 0 | $Q_{n-1}$      |
| 0  | 0 | 1 | $Q_{n-1}$      |
| 0  | 1 | 0 | $Q_{n-1}$      |
| 0. | 1 | 1 | $Q_{n-1}$      |
| 1  | 0 | 0 | $Q_{n-1}$      |
| 1  | 0 | 1 | Reset (i.e. 0) |
| 1  | 1 | 0 | Set (i.e. 1)   |
| 1  | 1 | 1 | Invalid        |

19. · (d)

The JK flip-flop can be implemented by making  $J = \overline{y}$ , K = x.

| x | У | $J = \overline{Y}$ | K = X | $Q_{n+1}$   |
|---|---|--------------------|-------|-------------|
| 0 | 0 | 1                  | 0     | 1           |
| 0 | 1 | 0                  | 0     | $Q_n$       |
| 1 | 0 | 1                  | 1     | $\bar{Q}_n$ |
| 1 | 1 | 0                  | 1     | 0           |

which is true

Hence (d) is correct option.

20. (a)

We can replace the positions of counters as shown in Figure.

$$\longrightarrow \mod M \longrightarrow \mod N \longrightarrow \equiv \longrightarrow \mod MN \longrightarrow$$

21. (b)

|   | Clk   | Q, | Q <sub>1</sub> |             | F1                     | I                      | F0          |
|---|-------|----|----------------|-------------|------------------------|------------------------|-------------|
|   | - CIK | W1 | <b>Q</b> 1     | $J_1 = Q_1$ | $K_1 = \overline{Q}_0$ | $J_0 = \overline{Q}_1$ | $K_0 = Q_1$ |
|   |       | 0  | 0              | 0           | 1                      | 1                      | 1           |
| 1 | 1     | 0  | 1              | 1           | 0                      | 1                      | 0           |
|   | 2     | 1  | 1              | 1           | 0                      | 0                      | 1           |
|   | 3     | 1  | 0              | 0           | 1                      | 0                      | 1           |
| ١ | 4     | 0  | 0              |             |                        |                        |             |

$$N = 4$$
 $K = 333$ 
 $K \% N = 1 = (01)_{2}$ 

22. **(b)** 
$$D_1 = Q_0, D_0 = Q_0 \odot Q_1$$
 
$$\Rightarrow (Q_1 Q_0) 00 \to 01 \to 10 \to 00 \to 01...$$

23. (c) Using K-map

| f) |         |
|----|---------|
| 0  | 11      |
| 1  | 1       |
| 1  | 0       |
| 0  | 0       |
| 0  | 1       |
|    | 0 1 1 0 |

$$Q(t+1) = \overline{Y}Q(t) + \overline{X}\,\overline{Q}(t)$$

# **Registers**

Q.1 A six bit right shift register is initialized to a value of 100000. Minimum number of clock pulses needed to produce 101101 from the given initial value is \_



- (a) 3
- (c) 5

- (b) 4
- (d) 6

Q.2 For the initial state of 000, the function performed by the arrangement of the J-K flip-flop in the given figure is



- (a) Shift Register
- (c) Mod-6 Counter

- (b) Mod-3 Counter
- (d) Mod-2 Counter
- Q.3 Three shift registers are initialized and are connected as shown below, having a common clock. The contents of register-A after 10 clock pulses is \_



Q.4 A 8-bit shift-left shift register and a D flip-flop is shown in the figure are synchronized with the same clock. The D flip-flop is initially cleared. The circuit acts as



- (a) Binary to 2's complement converter
- (b) Binary to Gray code converter
- (c) Binary to 1's complement converter
- (d) Gray to binary converter
- Q.5 Three 4 bit shift registers are connected in cascade as shown in figure below. Each register is applied with



A 4 bit data 1011 is applied to the shift register 1. What is the minimum number of clock pulses required to get same input data at output are with same clock?

- (a) 11
- (b) 12
- (c) 13
- (d) 14
- Q.6 A decimal number '58' is stored in a register. After performing one right shift operation on this, the content of the register is\_\_\_\_\_
  - (a) 0011 1010
- (b) 0001 1101
- (c) 01110100
- (d) 1100 0101
- Q.7 The initial contents of the 4 bit serial-in-parallel-out right-shift Register shown in figure below, is 0110. After three clock pulses are applied, the contents of the shift Register will be



Q.8 Consider the following statements regarding registers and latches:

- Registers are made of edge-triggered FFs, whereas latches are made from leveltriggered FFs.
- 2. Registers are temporary storage devices whereas latches are not.
- 3. A latch employs cross-coupled feedback connections.
- 4. A register stores a binary word whereas a latch does not.

Which of the statements given above are correct?

- (a) 1 and 2
- (b) 1 and 3
- (c) 2 and 3
- (d) 3 and 4
- **Q.9** Which of the following capabilities are available in a Universal Shift Register?
  - 1. Shift left
- 2. Shift right
- 3. Parallel load
- 4. Serial add

Select the correct answer from the codes given below:

- (a) 2 and 4 only
- (b) 1, 2 and 3
- (c) 1, 2 and 4
- (d) 1, 3 and 4
- Q.10 The content of a 4-bit register is initially 1101. The register is shifted six times to the right with the serial input being 101101. What is the content of register after six shifts.
  - (a) 1101 ·
- (b) 1011
- (c) 1001
- (d) 1110
- Q.11 The shift register shown in figure is initially loaded with the bit pattern 1010. Subsequently the shift register is clocked, and with each clock pulse the pattern gets shifted by one bit position to the right. With each shift, the bit at the serial input is pushed to the left most position (MSB). After how many clock pulses will the content of the shift register become 1010 again?



Q.12 Match List-I with List-II and select the correct answer using the codes given below the lists:

List-I

- A. Shift register
- B. Counter
- C. Decoder

List-II

- 1. Frequency division
- 2. Addressing in memory chips
- 3. Serial to parallel data conversion

#### Codes:

| Α | В | С |
|---|---|---|
| _ | _ | _ |

- (a) 3
- (b) 3 2 1
- (C) 1 3
- 2 2 (d)

- Q.13 A 3-bit ripple counter uses J-K flipflops. If the propagation delay of each flipflop is 50 n sec, then what will be the maximum clock frequency that can be used in megahertz?
- Q.14 An n stage ripple counter can count up to
  - (a)  $2^n$
- (b)  $2^n 1$
- (c) n
- (d)  $2^{n-1}$

#### Answers Registers

- 1. (c)
- 5. (b)
- 6. (b)

Postal Study Course 2018

- (b)
- 7.
  - (c)
- 9. (b)
- (b)
- 10.

12. (b) **14**. (b)

# **Explanations** Registers

1. (c)

Let the output of XNOR gate is Y

| CLK | Υ | $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ | $Q_4$ | $Q_5$ |
|-----|---|-------|-------|-------|-------|-------|-------|
| _   | 0 | 1     | 0     | 0     | 0     | 0     | 0     |
| 1   | 1 | 0     | 1     | 0     | 0     | 0     | 0     |
| 2   | 1 | 1     | 0     | 1     | 0     | 0     | 0     |
| 3   | 0 | 1     | 1     | 0     | 1     | 0     | 0     |
| 4   | 1 | 0     | 1     | 1     | 0     | 1     | 0     |
| 5   |   | 1     | 0     | 1     | 1     | Đ     | 1     |

Minimum five clock pulses are required to get the sequence 101101.

2. (c)

Given figure is a Jhonson counter, so maximum possible states in output will be 2n, where n is the number of flip-flops.



Initial state = 000

# Postal Study Course 2018

Next state

**Q**<sub>0</sub>

0

| Present state              |       |                            |  |  |
|----------------------------|-------|----------------------------|--|--|
| <b>Q</b> <sub>2</sub><br>0 | $Q_1$ | $Q_{0}$                    |  |  |
| 0                          | 0     | <b>υ</b> <sub>0</sub><br>Ο |  |  |
| 0                          | 0     | 1                          |  |  |
| 0                          | 1     | 1                          |  |  |
| 1                          | 1     | 1                          |  |  |
| 1                          | 1     | 0                          |  |  |
| 1                          | 0     | 0                          |  |  |

| $Q_2$ | $Q_1$ |
|-------|-------|
| 0     | 0     |
| 0     | 1     |
| 1     | 1     |
| 1     | 1     |
| 1     | 0     |
| 0     | 0     |

6 different states.

Hence, option (c) is correct.

#### 3. (1011)

Register-A and Register-B are taken together to form a cyclic register. So, contents in Register-A reappears after 7-clock pulses.

| Clock Pulse | Register-A Contents |
|-------------|---------------------|
| 7           | 1010                |
| 8           | 1101                |
| 9           | 0110                |
| 10          | 1011                |

#### 4. (b)

The output of XOR gate is  $z = b_{i+1} \oplus b_i$  and this output shift the register to left, initially z = 0.

After 1<sup>st</sup> clock  $z = b_7 \oplus 0 = b_7$ 

After  $2^{nd}$  clock  $z = b_7 \oplus b_6$ 

After 3<sup>rd</sup> clock  $z = b_6 \oplus b_5$ 

After 4<sup>th</sup> clock  $z = b_5 \oplus b_4$ 

#### 5. (b)



|                                              |                                                     | FISO                                  |                                         |
|----------------------------------------------|-----------------------------------------------------|---------------------------------------|-----------------------------------------|
|                                              | SISO                                                | SIPO PISO                             |                                         |
| Initially 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. | 0 0 0 0<br>1 0 0 0<br>1 1 0 0<br>0 1 1 0<br>1 0 1 1 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |

Minimum no. of clock pulses required = 12.

#### 6. (b)



### 8. (b)

(i) SR latch is shown below:



A latch employs cross-coupled feedback connections.

(ii) Registers are made of edge-triggered FFs, whereas latches are made from level triggered FFs.

#### 9. (b)

Universal shift register features parallel inputs, parallel outputs. It performs both functions shift left and shift right.

## 10. (b)

| Input bits | 4 bit register |
|------------|----------------|
| 4          | 1101           |
| 1 .        | 1110           |
| 0 _        | 0111           |
| 1 .        | → 1011         |
| 1 _        | → 1101         |
| 0 -        | → 0110         |
| 1 -        | 1011           |
|            |                |

11. (7)



| CLK pulse         | Q <sub>3</sub> | Q <sub>2</sub> | $Q_1$ | $Q_0$ |
|-------------------|----------------|----------------|-------|-------|
| 1 ( 0             | 1              | 0              | 1     | 0     |
| <sub>2</sub> > 1  | 1              | 1              | 0     | 1     |
| 3 > 2             | 0              | 1              | 1     | 0     |
| $\frac{3}{4} > 3$ | 0              | 0              | 1     | 1     |
| . ( /             | 0              | 0              | 0     | 1 .   |
| 5 ( 5             | 1              | 0              | 0     | 0     |
| 6 6               | 0              | 1              | 0     | 0     |
| 7 7               | 1              | 0              | 1     | 0     |

$$Q_3(t+1) = Q_0(t) \oplus Q_1(t) \oplus Q_2(t)$$

12. (b)

Shift register: Serial to parallel data conversion

Counter: Frequency division

Decoder: Addressing in memory chips

13. (6.67)

$$T \ge 3 \times 50 \text{ n sec}$$
  
 $T \ge 150 \text{ n sec}$   
 $T_{\text{min}} = 150 \text{ nsec}$   
 $f_{\text{max}} = \frac{1 \times 10^9}{150} = 6.67 \text{ MHz}$ 

14. (b)

An n stage ripple counter can count up to the binary value represented by the *n*-bits.

# **Counters**

- Q.1 Counter is a
  - (a) Combinational Circuit
  - (b) Sequential Circuit
  - (c) Both (a) and (b)
  - (d) None of these
- Q.2 If a counter having 10 flip flops is initially at 0, what count will it hold after 2060 pulses.
  - (a) 0000001000
- (b) 0000001110
- (c) 0000011100
- (d) 0000001100
- Q.3 How many decade counters are necessary to implement a devide by 1000 counter and divide by 10,000 counter?
  - (a) 10
- (b) 1000
- (c) 100
- (d) 3
- Q.4 The counter shown in figure is built with 4-T flipflops. The flipflops can be reset asynchronous when R = 0. The logic required to realize a modulo-14 counter is



- (a)  $Y = \overline{Q_4} + \overline{Q_3} + \overline{Q_2} + Q_1$
- (b)  $Y = Q_4 Q_3 Q_2 \overline{Q_1}$
- (c)  $Y = Q_4 + Q_3 + Q_2 + \overline{Q_1}$
- (d)  $Y = \overline{Q_4} \ \overline{Q_3} \ \overline{Q_2} \ Q_1$
- Q.5 In figure, initially Q = A = B = 0. After three clock triggers, the states of Q, A and B will be respectively is \_\_\_\_\_.



**Q.6** By using two *T*-flip-flops we wish to design a synchronous counter having 2-bit random sequence are:  $00 \rightarrow 10 \rightarrow 11 \rightarrow 01 \rightarrow 00$ 



For the design of counter, involved logic gates  $G_1$  and  $G_2$  respectively are:

- (a) Ex-OR and NOT gate
- (b) Ex-OR and Ex-NOR
- (c) NOT and Ex-NOR
- (d) NOT and AND
- Q.7 Number of flip-flops that would be required to build Mod-19 counter is \_\_\_\_\_.
- Q.8 For the initial state of 000, the function performed by the arrangement of the J-K flip-flop in the given figure is



- (a) Shift Register
- (b) Mod-3 Counter
- (c) Mod-6 Counter
- (d) Mod-2 Counter
- Q.9 A 4-bit synchronous UP counter is holding a state 0101. What will be the count after 27<sup>th</sup> clock pulse?
  - (a) 0101
- (b) 0001
- (c) 1111
- (d) 0000
- Q.10 Consider a two bit counter which implements the sequence 0–2–3–1–0, then



- (a)  $X = \overline{(Q_1 \oplus Q_2)}$ ,  $Y = Q_2$
- (b)  $X = Q_1 \oplus Q_2$ ,  $Y = Q_2 \overline{Q_1}$
- (c)  $X = Q_1 + Q_2$ ,  $Y = Q_2$
- (d)  $X = Q_1 \odot Q_2$ ,  $Y = \overline{Q_2} Q_1$
- Q.11 A counter made up of Tflipflops with a feedback circuit is shown below. What is the modulus value of the counter? [Counter is initialy with state 0000]



Q.12 Two counter circuits, counter-1 and counter-2 are shown below with their clock frequencies as 80kHz and 40kHz respectively



If  $f_1$  and  $f_2$  are frequencies at outputs  $Q_2$  and  $Q_5$  respectively, then what is the value of  $(f_1/f_2)$ ?

**Q.13** The divide by N counter as shown in figure. If initially  $Q_0 = 0$ ,  $Q_1 = 1$ ,  $Q_2 = 0$ . What is the value of N?



(a) 5

(b) 6

(c) 3

(d) 4

- Q.14 A 3-bit ripple counter uses J-K flip-flops. If the propagation delay of each flipflop is 50 n sec, then what will be the maximum clock frequency that can be used in megahertz?
- Q.15 A pulse train with a frequency of 1 MHz is counted using a module 1024 ripple counter built with J-K flip-flops. For proper operation of the counter, the maximum permissible propagation delay per flip flop stage is
  - (a) 10 n sec
- (b) 100 n sec
- (c) 1000 n sec
- (d) 100 μ sec
- Q.16 The following counter has \_\_\_\_\_ number of states.



- Q.17 A switch-tail ring counter consisting of 5-FFs. If this counter has P-states and it counts maximum decimal number Q the correct values of P and Q respectively are
  - (a) P = 32, Q = 32
- (b) P = 32, Q = 31
- (c) P = 10, Q = 31
- (d) P = 5, Q = 16
- Q.18 Figure shows a mod-K counter, Here K is equal to



- Q.19 The initial state of MOD-16 down counter is 0110. After 37 clock pulses, the state of the counter will be
- Q.20 Match List-I with List-II and select the correct answer using the codes given below the lists:
  - List-I

List-II

- A. Shift register 1. Frequency division
- B. Counter
- 2. Addressing in memory chips
- C. Decoder
- 3. Serial to parallel data conversion

Codes:

Α В C

- 2 1 (a) 3
- (b) 3 2
- (c) 3
- (d) 2
- Q.21 A 3-bit ripple counter uses J-K flipflops. If the propagation delay of each flipflop is 50 n sec, then what will be the maximum clock frequency that can be used in megahertz?
- Q.22 Consider the following synchronous counter made up of JK, D and T Flip-Flops.



Find the modulus value of the counter.

**Q.23** If  $Q_A$  is output and initial state is  $Q_A Q_B = 00$ , the circuit is



- (a) Divide by two counter
- (b) Divide by three counter
- (c) Divide by four counter
- (d) No division happens
- Q.24 The below figure shows a mod-N counter. The value of N is



- (a) 1
- (c) 3
- (d) 4

#### Answers **Counters**

- 1. (b)
- (d) 2.
- 3.

20.

(d)

(b)

6. (a) (b)

24.

# 15.

(c)

# **Explanations** Counters

#### 2. (d)

It completes one cycle in 1024 pulses and two cycles in 2048 pulses and 2060 - 2048 = 12. Binary representation of 12 is 0000001100.

#### 4. (a)

Here in given counter circuit R is preset and 'Q' output is connected as clock. So, a NAND-gate is used as combinational logic circuit.

Mod-14 = 1110

The logic required is  $Y = Q_4 Q_3 Q_2 \overline{Q_1}$ 



$$Y = \overline{Q_4 \, Q_3 \, Q_2 \overline{Q_1}} = \overline{Q_4} + \overline{Q_3} + \overline{Q_2} + Q_1$$

#### 5. (110)

J-K flip-flop is in toggle mode so after every clock pulse output Q toggles. So output Q will be as



and Q is input to MOD-3 counter then



after 3 clock pulses of input clock there are 2 +ve edge of clock input Q so output of counter goes to  $2 = (10)_2$ 

So. AB = 10

So, Q, A and B respectively is 110.

#### 6. (b)

The given random sequence is  $(Q_2 Q_1 = 00 \rightarrow 10 \rightarrow 11 \rightarrow 01 \rightarrow 00 ...)$  First of all we write a state table as:

| Presen          | t State         | Next S            | State             |  |  |
|-----------------|-----------------|-------------------|-------------------|--|--|
| G <sub>2n</sub> | G <sub>1n</sub> | G <sub>2n+1</sub> | G <sub>1n+1</sub> |  |  |
| 0               | 0               | <i>-</i> 1        | 0                 |  |  |
| 1               | 0               | <b>1</b>          | 1                 |  |  |
| 1               | 1_              | -0                | 1                 |  |  |
| 0               | 1               | 0                 | 0                 |  |  |
| 0               | 0_              |                   |                   |  |  |
|                 | !               |                   |                   |  |  |

| Excitation Table |                |  |  |
|------------------|----------------|--|--|
| T <sub>2</sub>   | T <sub>1</sub> |  |  |
| 1                | 0              |  |  |
| 0                | 1              |  |  |
| 1                | 0              |  |  |
| 0                | 1              |  |  |

From the above state table and excitation table we get,

$$T_2 = \overline{Q_2 \overline{Q_1} + \overline{Q_2} Q_1} = \overline{Q_2 \oplus Q_1} = Q_2 \odot Q_1$$

$$\therefore T_2 = Q_2 \text{(Ex-NOR)}Q_1 \qquad \dots (i)$$

Again, 
$$T_1 = Q_2 \overline{Q_1} + Q_1 \overline{Q_2} = Q_2 \oplus Q_1$$

$$\therefore \qquad T_1 = Q_2(\mathsf{Ex}\text{-}\mathsf{OR})Q_1 \qquad \dots (ii)$$

Since, 
$$T_1 \rightarrow \boxed{G_1} \rightarrow \text{Ex-OR gate}$$

and 
$$T_2 \rightarrow \boxed{G_2} \rightarrow \text{Ex-NOR gate}$$

#### 7. (5)

As: 
$$2^5 = 32$$
.

#### 8. (c)

Given figure is a Jhonson counter, so maximum possible states in output will be 2 n, where n is the number of flip-flops.



Initial state = 000

| Present state       |                               |                              | Ne    | ext st | ate                          |  |  |  |
|---------------------|-------------------------------|------------------------------|-------|--------|------------------------------|--|--|--|
| $Q_2$               | $Q_1$                         | $Q_{\!\scriptscriptstyle 0}$ | $Q_2$ | $Q_1$  | $Q_{\!\scriptscriptstyle 0}$ |  |  |  |
| 0                   | 0                             | 0                            | 0     | 0      | 1                            |  |  |  |
| 0                   | 0                             | 1                            | 0     | 1      | 1                            |  |  |  |
| 0                   | 1                             | 1                            | 1     | 1      | 1                            |  |  |  |
| 6 different states. |                               |                              |       |        |                              |  |  |  |
| 1                   | 1                             | 1                            | 1     | 1      | 0                            |  |  |  |
| 1                   | 1                             | 0                            | 1     | 0      | 0                            |  |  |  |
| 1                   | 0                             | 0                            | 0     | 0      | 0                            |  |  |  |
| Hen                 | Hence, option (c) is correct. |                              |       |        |                              |  |  |  |

#### 9. (d)

After every modulus the initial state will repeat hence after 16 clock pulses the counter holds the same state i.e., decimal 5.

The remaining clock pulses 27 - 16 = 11, so the final state is 11 + 5 = 16.

For this counter 16 means 0000

#### 10. (a)



| Present State |         | Next Stat               | te             |
|---------------|---------|-------------------------|----------------|
| $Q_2$         | $Q_1$   | $Q_{2N}(X = Q_1 e Q_2)$ | $Q_{1N} = Q_2$ |
| 0             | 0       | 1                       | 0              |
| 0             | 1       | 0                       | 0              |
| 1             | 0       | 1                       | 1              |
| 1             | 1       | 0                       | 1              |
| οο ,          | 10 \ 11 | . 01 . 00               |                |

#### 11. (2)

$$\overline{\overline{Q_2}} \overline{\overline{Q_0}} = \overline{\overline{Q_2}} + \overline{\overline{Q_0}} = Q_0 + Q_2$$

| Clk | $Q_3$ | $Q_2$ | $Q_1$ | $Q_0$ | Feedback ckt |
|-----|-------|-------|-------|-------|--------------|
| 0   | 0     | 0     | 0     | 0     | 1            |
| 1   | 0     | 0     | 0     | 1     | 0            |
| 2   | 0     | 0     | 1     | 0     | 1            |

So, only 1 state  $\Rightarrow$  It is mod – 2 counter

### 12. (1)

Counter1 is a twisted ring counter

$$f_1 = \frac{80 \text{ kHz}}{2 \times 4} = 10 \text{ kHz}$$

Counter 2 is a ring counter

$$f_2 = \frac{40 \,\text{kHz}}{4} = 10 \,\text{kHz}$$

$$\therefore \frac{f_1}{f_2} = \frac{10 \text{ kHz}}{10 \text{ kHz}} = 1$$

#### 13. (a)

$$Q_0^{n+1} = J_0 \overline{Q_0^n} + \overline{K_0} Q_0^n = Q_1^n \overline{Q_0^n} + Q_1^n Q_0^n = Q_1^n$$

$$Q_1^{n+1} = J_1 \overline{Q_1^n} + \overline{K_1} Q_1^n = Q_2^n \overline{Q_1^n} + Q_2^n Q_1^n = Q_2^n$$

$$Q_2^{n+1} = J_2 \overline{Q_2^n} + \overline{K_2} Q_2^n = \overline{Q_1^n} \overline{Q_2^n} + \overline{Q_0^n} Q_2^n$$

| Initial state              | $Q_2$ | $Q_1$ | $Q_{0}$ | decimal                |
|----------------------------|-------|-------|---------|------------------------|
|                            | 0     | 1     | 0       |                        |
| clock pulse1 $\rightarrow$ | 0     | 0     | 1       | 1                      |
| clock pulse2 $\rightarrow$ | 1     | 0     | 0       | 4                      |
| clock pulse3 $\rightarrow$ | 1     | 1     | 0       | 6                      |
| clock pulse4 $\rightarrow$ | 1     | 1     | 1       | 7                      |
| clock pulse5 $\rightarrow$ | 0     | 1     | 1       | 3                      |
| clock pulse6 →             | 0     | 0     | 1       | axis of system         |
| clock pulse7 →             | 1     | 0     | 0       | 4                      |
| Here 5 states an           | pea   | ared  | so      | the value of $N = 5$ . |

#### 14. (6.67)

or 
$$T \ge 3 \times 50 \text{ n sec}$$

$$T \ge 150 \text{ n sec}$$

$$T_{\text{min}} = 150 \text{ nsec}$$

$$f_{\text{max}} = \frac{1 \times 10^9}{150} = 6.67 \text{ MHz}$$

Since loading is synchronous type, for every nibble to load, one clock pulse is needed.

| No. of clock pulses | Operation          |  |
|---------------------|--------------------|--|
| 1                   | LSB nibble written |  |
| 4                   | LSB nibble read    |  |
| 1                   | MSB nibble written |  |
| 4                   | MSB nibble read    |  |

Total clock pulses = 1 + 4 + 1 + 4 = 10

#### 15. (b)

Pulse train frequency = 1 MHz =  $10^6$  cycles/sec  $\Rightarrow$  1 pulse takes =  $10^{-6}$  sec

And so, maximum propagation delay permissible through all stages =  $10^{-6}$  sec. Now because the ripple counter in question is modulo 1024 ripple

counter ⇒ it will be n bit ripple counter with  $2^{n}$  = 1024, i.e. n = 10, so there will be 10 stages in the counter.

So the maximum permissible propagation delay per flip flop stage

$$=\frac{10^{-6}}{10}=100\times10^{-9}\,\text{sec}=100\,\text{n sec}.$$

#### 16. (3)

|     | Ţ     |                |         |       |                       |                |                           |
|-----|-------|----------------|---------|-------|-----------------------|----------------|---------------------------|
| CLK | $J_0$ | κ <sub>0</sub> | $Q_0$   | $J_1$ | <i>κ</i> <sub>1</sub> | Q <sub>1</sub> | $\overline{\mathbb{Q}}_1$ |
| 0   | 1     | _ 1            | 0 (let) | 0     | _1                    | 0 (let)        | 1                         |
| 1   | 1     | 1              | 1       | 1     | 1                     | 0              | 1                         |
| 2   | 0     | 1              | _0      | 0     | 1                     | 1              | 0                         |
| 3   | 1     | 1              | 0       | 0     | 1                     | 0              | 1                         |
| 4   | 1     | 1              | 1       | 1     | 1                     | 0              | 1                         |

So, state diagram of the counter will be



:. It has 3-states.

#### 17. (c)

The switch-tail ring conter is nothing but a twisted ring counter or Johnson counter.

With n-FFs, the total number of possible states  $= 2n = 2 \times 5 = 10$ 

$$\therefore P = 10$$

Also with n-FFs the maximum count by this counter is =  $(2^n - 1)_{10} = (2^5 - 1)_{10} = (31)_{10}$ 

$$Q = 31$$

Let initial  $Q_1 = Q_0 = 0$ 

| $J_0$ | K <sub>0</sub> | $J_1$ | K <sub>1</sub> | $Q_1$ | $Q_0$ |
|-------|----------------|-------|----------------|-------|-------|
|       |                |       |                | 0     | 0     |
| 1     | 1              | 0     | 1              | 0     | 1     |
| 1     | 1              | 1     | 1              | 1     | 0     |
| 0     | 1              | 0     | 1              | 0     | 0     |

It is a mod-3 counter (00  $\rightarrow$  01  $\rightarrow$  10  $\rightarrow$  00) So, K = 3

#### 19. (0001)

$$37 = 16 \times 2 + 5$$

After 37 clock pulses, the state of MOD-16 DOWN counter will be five states below the present state.

#### 20. (b)

Shift register: Serial to parallel data conversion

Counter: Frequency division

Decoder: Addressing in memory chips

#### 21. (6.67)

$$T \ge 3 \times 50 \text{ n sec} = 150 \text{ nsec}$$

$$T_{\text{min}} = 150 \text{ nsec}$$

$$f_{\text{max}} = \frac{1 \times 10^9}{150} = 6.67 \text{ MHz}$$

#### 22. (5)

Consider characteristic equation of J-K Flip-

Flop: 
$$Q_{2N+1} = J\bar{Q}_{2N} + \bar{K}Q_{2N}$$

$$J = \ \overline{Q}_0 \, ; \, K = 1 \ \Rightarrow \ Q_{2N+1} = \ \overline{Q}_0 \, \overline{Q}_{2N} \qquad \qquad \dots (i)$$

if 
$$Q_0 = 1 \Rightarrow Q_{2N+1} = 0$$

if 
$$Q_0 = 0 \Rightarrow Q_{2N+1} = \overline{Q}_{2N}$$

Consider characteristic equation of *D*-Flip-Flop:

$$Q_{N+1} = D$$
  
 $Q_{N+1} = Q_2$  ...(ii)

Consider characteristic equation of *T*-Flip-Flop:

$$\begin{split} Q_{N+1} &= T \oplus Q_N \\ Q_{N+1} &= T_1 \oplus Q_0 \\ &\qquad \dots (iii) \end{split}$$

Using equations (i), (ii) and (iii)

| Pre                                                    | sent St        | ate   | Next State |       |       |  |
|--------------------------------------------------------|----------------|-------|------------|-------|-------|--|
| Q <sub>2</sub>                                         | Q <sub>1</sub> | $Q_0$ | $Q_2$      | $Q_1$ | $Q_0$ |  |
| 0                                                      | 0              | 0     | 1          | 0     | 0     |  |
| 0                                                      | 0              | 1     | 0          | 0     | 1     |  |
| 0                                                      | 1              | 0     | 1          | 0     | 1     |  |
| 0                                                      | 1              | 1     | 0          | 0     | 0     |  |
| 1                                                      | 0              | 0     | 0          | 1     | 0     |  |
| 1                                                      | 0              | 1     | 0          | 1     | 1     |  |
| 1                                                      | 1              | 0     | 0          | 1     | 1     |  |
| 1                                                      | 1              | 1     | 0          | 1     | 0     |  |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |                |       |            |       |       |  |

The number of used states = 5

.. Modulus value of the counter = 5

23. (b)

C

C

Q

Q

Q

Q

Q

Q

Q.

| CLK           | $Q_A$ | $Q_B = J_2$ | $J_1 = \overline{Q}_A$ |
|---------------|-------|-------------|------------------------|
| 0             | 0     | 0           | 1                      |
| <b>J</b> T⊾ 1 | 0     | 1           | 1                      |
| <b>J</b> TL 2 | 1     | 0           | 0                      |
| <b>_</b> 7. 3 | 0     | 0           | 1                      |
| <b>J</b> L 4  | 0     | 1           | 1                      |
| <b>_</b> 5    | 1     | 0           | 0                      |

From the above for every 3 clk pulses.  $\boldsymbol{Q}_{\boldsymbol{A}}$  giving 1 cycle. So, divide by 3 counter.

24. (c)

$$J_1 = Q_0$$
,  $K_1 = 1$  and  $J_0 = \overline{Q}_1$ ,  $K_0 = 1$ 

| $J_1$ | K <sub>1</sub> | $J_0$ | K <sub>0</sub> | $Q_1$ | $Q_0$ |
|-------|----------------|-------|----------------|-------|-------|
| _     | 1              | _     | 1              | 0     | 0     |
| 0     | 1              | 1     | 1              | 0     | 1     |
| 1     | 1              | 1     | 1              | 1     | 0     |
| 0     | 1              | 0     | 1              | 0     | 0     |