## Innovus analysis command

## setAnalysisMode

Sets global analysis modes for timing analysis. The software uses these modes for all timing analysis commands unless you specify specific modes in the reporting commands. The modes that you specify in the reporting commands override these modes.

-analysisType {single | bcwc | onChipVariation}

Sets the timing analysis type to single, best case worst case, or on-chip variation.

Default:

If you read in one library and do not specify any timing analysis type, the software uses single by default. If you read in two libraries and do not specify any timing analysis type, the software uses bowe by default.

single: Scales the delay values based on one operating condition.

bcwc: Checks the design for two extreme operating conditions.

The software uses the maximum delays for all paths during setup checks and minimum delays for all paths during hold checks.

onChipVariation: Calculates the delay for one path based on maximum operating condition while calculating the delay for another path based on minimum operating condition for setup or hold checks.

-checkType {setup | hold}

Checks the design for setup or hold violations in the current analysis.

Default: setup

Note: When simultaneous setup/hold mode analysis is on, this parameter does not have any impact. You can use the report\_timing -late/-early parameter to report setup/hold timing reports.

-cppr {none | both | setup | hold}

Removes pessimism from clock paths that have a portion of the clock network in common between the clock source and clock destination paths.

The pessimism is introduced when the timing analysis tools assume that the common path has different delay values for two different paths in case of on-chip variation. The pessimism can also be because of clock reconvergence in the clock network. The pessimism effects all analysis modes including single, best case-worst case (bcwc), and on-chip variation.

Default: none

Disables removal of clock reconvergence pessimism.

both:

Enables removal of clock reconvergence pessimism for both setup and hold modes.

Note:

When setAnalysisMode -cppr is specified (without any arguments), the value is set to both.

setup:

Enables removal of clock reconvergence pessimism in setup mode only.

hold:

Enables removal of clock reconvergence pessimism in hold mode only.

## report\_clock\_timing

Generates a clock skew report for the current design. The software generates a separate report for each specified clock or pair of clocks. You specify the clocks using the -clock parameter, and clock pairs using the -from\_clock and

-to\_clock parameters. You can use the -nworst and -greater\_than parameters with the -from\_clock and -to\_clock parameters to generate reports with skew to the specified sink pins. You can use the -early and -late parameters to specify the type of skew to be reported.

-rise | -fall

Specifies active transition at sequential devices clock pins. The -rise and -fall parameters are mutually exclusive and cannot be specified together.

Note: You can specify these parameters only with the -type latency parameter.

-launch | -capture

When specified with -type latency, generates a report of either the launch latency values (-launch), or the capture latency values (-capture).

Note: You can specify these parameters only with -type latency.

Default: -launch

-early

Uses hold skew to generate the report. Hold skew is the difference between minimum latency at the start point flip-flop and the maximum latency at the end point flip-flop.

Default: Uses the setup skew.

skew = MaxLatency@StartPointFF - MinLatency@EndPointFF

-late

Uses setup skew to generate the report. Setup skew is the difference between the maximum latency at the start point flip-flop and minimum latency at the end point flip-flop.

skew = MaxLatency@EndPointFF - MinLatency@StartPointFF

report\_clock\_timing -type skew

-from

coreinst/ks\_core1/periph1\_PH/des\_top1/des\_top\_inst/controller/clk\_en\_reg/DFF/CK

-to

coreinst/ks\_core1/periph1\_PH/des\_top1/des\_top\_inst/des/uk/K\_r14\_reg\_50/DFF/CK

-late

Clock: my\_clk

Analysis View: func\_slow\_max

Skew Latency Clock Pin
-----1.748 r

coreinst/ks\_core1/periph1\_PH/des\_top1/des\_top\_inst/controller/clk\_en\_reg/DFF/CK 0.145 1.603 r

coreinst/ks core1/periph1 PH/des top1/des top inst/des/uk/K r14 reg 50/DFF/CK

setup\_skew = maximum\_latency@start\_point\_FF - minimum\_latency@end\_point\_FF

report\_clock\_timing -type skew

-from

coreinst/ks\_core1/periph1\_PH/des\_top1/des\_top\_inst/controller/clk\_en\_reg/DFF/CK

```
coreinst/ks_core1/periph1_PH/des_top1/des_top_inst/des/uk/K_r14_req_50/DFF/CK
   -early
Clock: my_clk
Analysis View: func_fast_min
      Skew
               Latency
                             Clock Pin
                0.691
   coreinst/ks_core1/periph1_PH/des_top1/des_top_inst/controller/clk_en_reg/DFF/CK
     0.027
                0.718
   coreinst/ks_core1/periph1_PH/des_top1/des_top_inst/des/uk/K_r14_req_50/DFF/CK
hold_skew = maximum_latency@end_point_FF - minimum_latency@start_point_FF
innovus #> report_clock_timing -type latency
   -to
      coreinst/ks_core1/periph1_PH/des_top1/des_top_inst/controller/clk_en_reg/DFF/CK
   -early -launch
# Command:
                   report_clock_timing -type latency -to
coreinst/ks_core1/periph1_PH/des_top1/des_top_inst/controller/clk_en_reg/DFF/CK -early -launch
Clock: my_clk
 Analysis View: func_fast_min
      ---Latency---
                                       Clock Pin
   Source
              Network
                            Total
               0.691
                           0.691
    0.000
coreinst/ks_core1/periph1_PH/des_top1/des_top_inst/controller/clk_en_reg/DFF/CK
innovus #> report_clock_timing -type latency
   -to
      coreinst/ks_core1/periph1_PH/des_top1/des_top_inst/des/uk/K_r14_reg_50/DFF/CK
   -early -capture
# Command:
                   report_clock_timing -type latency -to
coreinst/ks_core1/periph1_PH/des_top1/des_top_inst/des/uk/K_r14_reg_50/DFF/CK -early -capture
```

-to

Clock: my\_clk

Analysis View: func\_fast\_min

---Latency---

| lock Pin                                                                              | Clock Pin | Total | Network | Source |
|---------------------------------------------------------------------------------------|-----------|-------|---------|--------|
|                                                                                       | r         | 0.718 | 0.718   | 0.000  |
| corping the corp. 1 /paright DU/dec top. 1 /dec top. inst/dec/uk/// r14 reg EO/DEF/CK |           |       |         |        |

coreinst/ks\_core1/periph1\_PH/des\_top1/des\_top\_inst/des/uk/K\_r14\_reg\_50/DFF/CK

createBasicPathGroups
analyze\_paths\_by\_basic\_path\_group
analyze\_paths\_by\_bottleneck
analyze\_paths\_by\_clock\_domain
analyze\_paths\_by\_critical\_false\_path
analyze\_paths\_by\_drv
analyze\_paths\_by\_hier\_port
analyze\_paths\_by\_hierarchy
analyze\_paths\_by\_view