## Innovus global and localSkew

## 1. GLOBAL SKEW with CTS built-in delay calculator (DC) and timing analyzer (TA)

report\_ccopt\_skew\_groups -skew\_group <SKEW\_GROUP> -delay\_corner <DC> -late

- -late: setup check
- -early: hold check

get\_ccopt\_skew\_group\_delay -to <DFF/CK> -skew\_group <SKEW\_GROUP> -check\_type setup -delay\_corner <DC> -delay\_type late get\_ccopt\_skew\_group\_delay -to <DFF/CK> -skew\_group <SKEW\_GROUP> -check\_type setup -delay\_corner <DC> -delay\_type late

- -delay\_type late: slow path (i.e. launch path of setup check, capture path of hold check)
- -delay\_type early: fast path (i.e. capture path of setup check, launch path of hold check)

#### 2. LOCAL SKEW with Common Timing Engine (CTE)

report\_clock\_timing -type skew -clock my\_clk -view <ANALYSIS\_VIEW> -late report\_timing -from <DFF\_launch/CK> -to <DFF\_capture/D> -clock my\_clk -view <ANALYSIS\_VIEW> -late -path\_type full\_clock -net report\_clock\_timing -type latency -to <DFF\_launch/CK> -clock my\_clk -view <ANALYSIS\_VIEW> -late -launch report\_clock\_timing -type latency -to <DFF\_capture/CK> -clock my\_clk -view <ANALYSIS\_VIEW> -late -capture

- -late: setup check
- -early: hold check
- -capture: latency as capture path
- -launch: latency as launch path



### Note:

Early & late does impact on caculated latency, skew, which DONT match some Troubleshooting Information(like, "Recommendation for reporting the clock latency and skew corresponding to the different CTS engines")

## 3 Example

#### 3.1 global skew

## \$ report\_ccopt\_skew\_groups -skew\_group my\_clk/functional\_func\_slow\_max -delay\_corner slow\_max -late -summary

Clock tree timing engine global stage delay update for slow\_max:setup.late...

Clock tree timing engine global stage delay update for slow\_max:setup.late done. (took cpu=0:00:00.2 real=0:00:00.2)

11536

Because one or several parameters among "-early|-late|-delay\_corners" are provided to report\_ccopt\_skew\_groups, the metric data may not be up to date in all delay corners.

1

| Skew Group S | tructure: |
|--------------|-----------|
|--------------|-----------|

my\_clk/functional\_func\_slow\_max

Skew Group Sources Constrained Sinks Unconstrained Sinks

-----

1

Skew Group Summary:

| Timing Corner Skew window occupa | Skew Group<br>ncy               | ID Target | Min II | ) Max ID   | Avg ID | Std.Dev. ID | Skew Target Type | Skew Target | Skew  |
|----------------------------------|---------------------------------|-----------|--------|------------|--------|-------------|------------------|-------------|-------|
| slow_max:setup.late              | my_clk/functional_func_slow_max | 1.007     | 0.890  | 1.038      | 0.997  | 0.029       | auto computed    | -           | 0.148 |
| * - indicates that targe         | et was not met.                 |           |        |            |        |             |                  |             |       |
| Skew Group Min/Max               | path pins:                      |           |        |            |        |             |                  |             |       |
| Timing Corner                    | Skew Group                      | Min ID    | PathID | <br>Max ID | PathID |             |                  |             |       |
| slow max-setup late              | mv clk/functional func slow max | 0.890     | _      | <br>1      | _      |             |                  |             |       |

- min ahbmo\_reg\_3\_haddr\_27/DFF/CK

max proc0/rf0/u0/u0/rfd\_reg\_13\_1/DFF/CK

\$ get\_ccopt\_skew\_group\_delay -to ahbmo\_reg\_3\_haddr\_27/DFF/CK -skew\_group my\_clk/functional\_func\_slow\_max -check\_type setup -delay\_corner slow\_max -delay\_type late

0.89

\$ get\_ccopt\_skew\_group\_delay -to proc0/rf0/u0/u0/rfd\_reg\_<mark>13\_1</mark>/DFF/CK -skew\_group my\_clk/functional\_func\_slow\_max -check\_type setup -delay\_corner slow\_max -delay\_type late

1.0376

| Clock Path Browser — myserver |                                   |       |           |           |                             |            |                                        | ×             |
|-------------------------------|-----------------------------------|-------|-----------|-----------|-----------------------------|------------|----------------------------------------|---------------|
| Analysis View                 | Skew Group                        | Skew  | Min Delay | Max Delay | Min Pin                     | inPath Lev | Max Pin                                | MaxPath Level |
| 🖨 fast_min:hold.early         |                                   |       |           |           |                             |            |                                        |               |
|                               | div_clk/functional_func_slow_max  | 0.047 | 0.182     | 0.229     | ahbmo_reg_3_haddr_27/DFF/CK | 7          | mcore0/mctrl0/r_reg_address_7/DFF/CK   | 7             |
|                               | my_clk/functional_func_slow_max   | 0.064 | 0.304     | 0.368     | ahbmo_reg_3_haddr_27/DFF/CK | 10         | proc0/rf0/u0/u0/rfd_reg_84_3/DFF/CK    | 13            |
| <b></b>                       | test_clk/functional_func_slow_max | 0.080 | 0.223     | 0.304     | ahbmo_reg_3_haddr_27/DFF/CK | 8          | proc0/rf0/u0/u0/rfd_reg_84_3/DFF/CK    | 12            |
| ট্ল- fast_min:hold.late       |                                   |       |           |           |                             |            |                                        |               |
|                               | div_clk/functional_func_slow_max  | 0.046 | 0.183     | 0.229     | ahbmo_reg_3_haddr_27/DFF/CK | 7          | mcore0/mctrl0/r_reg_address_7/DFF/CK   | 7             |
| ļ                             | my_clk/functional_func_slow_max   | 0.064 | 0.309     | 0.373     | ahbmo_reg_3_haddr_27/DFF/CK | 10         | proc0/rf0/u0/u0/rfd_reg_84_3/DFF/CK    | 13            |
| <b></b>                       | test_clk/functional_func_slow_max | 0.080 | 0.229     | 0.309     | ahbmo_reg_3_haddr_27/DFF/CK | 8          | proc0/rf0/u0/u0/rfd_reg_84_3/DFF/CK    | 12            |
| . slow_max:setup.early        |                                   |       |           |           |                             |            |                                        |               |
|                               | div_clk/functional_func_slow_max  | 0.140 | 0.532     | 0.672     | ahbmo_reg_3_haddr_27/DFF/CK | 7          | mcore0/irqctrl0/ir_reg_ilevel_2/DFF/CK | 6             |
| ····                          | my_clk/functional_func_slow_max   | 0.148 | 0.884     | 1.032     | ahbmo_reg_3_haddr_27/DFF/CK | 10         | proc0/rf0/u0/u0/rfd_reg_13_0/DFF/CK    | 10            |
| <u></u>                       | test_clk/functional_func_slow_max | 0.204 | 0.620     | 0.824     | ahbmo_reg_3_haddr_27/DFF/CK | 8          | proc0/rf0/u0/u0/rfd_reg_13_0/DFF/CK    | 9             |
| Ė·· slow_max:setup.late       |                                   |       |           |           |                             |            |                                        |               |
|                               | div_clk/functional_func_slow_max  | 0.139 | 0.533     | 0.672     | ahbmo_reg_3_haddr_27/DFF/CK | 7          | mcore0/irqctrl0/ir_reg_ilevel_2/DFF/CK | 6             |
|                               | my_clk/functional_func_slow_max   | 0.148 | 0.890     | 1.038     | ahbmo_reg_3_haddr_27/DFF/CK | 10         | proc0/rf0/u0/u0/rfd_reg_13_0/DFF/CK    | 10            |
|                               | test_clk/functional_func_slow_max | 0.203 | 0.627     | 0.830     | ahbmo_reg_3_haddr_27/DFF/CK | . 8        | proc0/rf0/u0/u0/rfd_reg_13_0/DFF/CK    | 9             |
|                               |                                   |       |           |           |                             |            |                                        |               |
|                               |                                   |       |           |           |                             |            |                                        |               |
|                               |                                   |       |           |           | Close                       |            |                                        |               |
|                               |                                   |       |           |           |                             |            |                                        |               |

Clock Tree debugger/Clock Path Browser may show different end point, though the skew is same, which is max, show as below:

proc0/rf0/u0/u0/rfd\_reg\_16\_30/DFF/CK my\_clk/functional\_func\_slow\_max 1.0374 proc0/rf0/u0/u0/rfd\_reg\_1\_29/DFF/CK my\_clk/functional\_func\_slow\_max 1.0375 proc0/rf0/u0/u0/rfd\_reg\_13\_30/DFF/CK my\_clk/functional\_func\_slow\_max 1.0375 proc0/rf0/u0/u0/rfd\_reg\_14\_30/DFF/CK my\_clk/functional\_func\_slow\_max 1.0375 proc0/rf0/u0/u0/rfd\_reg\_13\_0/DFF/CK my\_clk/functional\_func\_slow\_max 1.0376 proc0/rf0/u0/u0/rfd\_reg\_13\_1/DFF/CK my\_clk/functional\_func\_slow\_max 1.0376

\$ get\_ccopt\_skew\_group\_delay -to proc0/rf0/u0/u0/rfd\_reg\_<mark>13\_0</mark>/DFF/CK -skew\_group my\_clk/functional\_func\_slow\_max -check\_type setup -delay\_corner slow\_max -delay\_type late

1.0376

# 3.2 local skew

\$ report\_clock\_timing -type skew -clock my\_clk -view func\_slow\_max -late

# Generated by: Cadence Innovus 20.14-s095\_1
# OS: Linux x86\_64(Host ID myserver)
# Generated on: Mon May 3 16:18:32 2021

# Design: leon

# Command: report\_clock\_timing -type skew -clock my\_clk -view func\_slow\_max -late

Analysis View: func\_slow\_max

Skew Latency CPPR Clock Pin

-----
1.0523 r proc0/c0/dcache0/r\_reg\_wb\_data1\_0/DFF/CK

0.1277 0.8980 -0.0266 r mcore0/a0/r\_reg\_cctrl\_ics\_0/DFF/C

#### \$ report\_clock\_timing -type latency -to proc0/c0/dcache0/r\_reg\_wb\_data1\_0/DFF/CK -clock my\_clk -view func\_slow\_max -late -launch

# Generated by: Cadence Innovus 20.14-s095\_1

# OS: Linux x86\_64(Host ID myserver)

# Generated on: Mon May 3 16:19:05 2021

# Design: leon

# Command: report\_clock\_timing -type latency -to proc0/c0/dcache0/r\_reg\_wb\_data1\_0/DFF/CK -clock my\_clk -view func\_slow\_max -late -launch

Clock: my\_clk

Analysis View: func\_slow\_max

---Latency---

 $\$ \ report\_clock\_timing \ -type \ latency \ -to \ mcore0/a0/r\_reg\_cctrl\_ics\_0/DFF/CK \ -clock \ my\_clk \ -view \ func\_slow\_max \ -late \ -capture$ 

# Generated by: Cadence Innovus 20.14-s095\_1# OS: Linux x86\_64(Host ID myserver)# Generated on: Mon May 3 16:19:31 2021

# Design: leon

# Command: report\_clock\_timing -type latency -to mcore0/a0/r\_reg\_cctrl\_ics\_0/DFF/CK -clock my\_clk -view func\_slow\_max -late -capture

Clock: my\_clk

Analysis View: func\_slow\_max

---Latency---

 Source
 Network
 Total
 Clock Pin

 0.0000
 0.8980
 0.8980
 r mcore0/a0/r\_reg\_cctrl\_ics\_0/DFF/CK

\_\_\_\_\_

## \$ report\_timing -from proc0/c0/dcache0/r\_reg\_wb\_data1\_0/DFF/CK -to mcore0/a0/r\_reg\_cctrl\_ics\_0/DFF/D -clock my\_clk -view

# Generated by: Cadence Innovus 20.14-s095\_1

# OS: Linux x86\_64(Host ID myserver)

# Generated on: Mon May 3 16:20:50 2021

# Design: leon

# Command: report\_timing -from proc0/c0/dcache0/r\_reg\_wb\_data1\_0/DFF/CK -to mcore0/a0/r\_reg\_cctrl\_ics\_0/DFF/D -clock my\_clk -view func\_slow\_max

-late -path\_type full\_clock -net > rpt

Path 1: MET Setup Check with Pin mcore0/a0/r\_reg\_cctrl\_ics\_0/DFF/CK

Endpoint: mcore0/a0/r\_reg\_cctrl\_ics\_0/DFF/D (^) checked with leading

edge of 'my\_clk'

Beginpoint: proc0/c0/dcache0/r\_reg\_wb\_data1\_0/DFF/Q (^) triggered by leading

edge of 'my\_clk'

Path Groups: {my\_clk}

Analysis View: func\_slow\_max

Other End Arrival Time 0.8980
- Setup 0.2120
+ Phase Shift 4.0000
+ CPPR Adjustment 0.0266
= Required Time 4.7126
- Arrival Time 2.6459

```
0.0000
Clock Rise Edge
                                   0.0215
+ Drive Adjustment
= Beginpoint Arrival Time
                                  0.0215
Timing Path:
                                                  | Edge |
                                                                         Net
                                                                                                  Cell
                                                                                                          | Delay | Arrival | Required |
                                                                                                                  | Time
| clk
                                                 | ^ |clk
                                                                                                                 | 0.0215 | 2.0882 |
| CGIC_INST/CK
                                                   | ^ | clk
                                                                                              | TLATNTSCAX6 | 0.0060 | 0.0275 |
                                                                                              |TLATNTSCAX6 | 0.2109 | 0.2384 |
| CGIC_INST/ECK
                                                         clk_gate
                                                                                                                                 2.3051
clk_out_mux/A
                                                         clk_gate
                                                                                             | MX2X4
                                                                                                            0.0000 | 0.2384 |
                                                                                                                                2.3051 |
clk_out_mux/Y
                                                                                                                               2.4913 |
                                                        clk2x
                                                                                             MX2X4
                                                                                                           0.1862 | 0.4246 |
                                                                                            CLKINVX12
| clk2x__L1_I0/A
                                                        clk2x
                                                                                                          0.0004 | 0.4250 |
                                                                                                                              2.4917
| clk2x__L1_I0/Y
                                                                                            | CLKINVX12
                                                                                                          | 0.0589 | 0.4839 |
                                                       | clk2x__L1_N0
                                                                                                                               2.5506 |
                                                       | clk2x__L1_N0
                                                                                            | CLKBUFX12
| clk2x_L2_I3/A
                                                                                                          | 0.0009 | 0.4848 |
                                                                                                                               2.5515 |
| clk2x_L2_I3/Y
                                                        | clk2x_L2_N3
                                                                                            | CLKBUFX12
                                                                                                          | 0.0805 | 0.5653 |
                                                                                                                               2.6320 |
                                                        | clk2x_L2_N3
                                                                                            | CLKBUFX12
| clk2x_L3_I0/A
                                                                                                          | 0.0008 | 0.5661 |
                                                                                                                               2.6328
| clk2x_L3_I0/Y
                                                       | clk2x__L3_N0
                                                                                            | CLKBUFX12
                                                                                                          | 0.0956 | 0.6617 |
                                                                                                                               2.7284 |
| clk2x__L4_I0/A
                                                        | clk2x__L3_N0
                                                                                            CLKINVX12
                                                                                                          | 0.0028 | 0.6645 |
                                                                                                                               2.7312 |
                                                                                            | CLKINVX12
| clk2x__L4_I0/Y
                                                        | clk2x__L4_N0
                                                                                                          | 0.0536 | 0.7181 |
                                                                                                                               2.7848 |
| proc0/c0/dcache0/RC_CG_HIER_INST24/RC_CGIC_INST/CK | ^ | clk2x_L4_N0
                                                                                                  | TLATNTSCAX6 | 0.0009 | 0.7190 | 2.7857 |
| proc0/c0/dcache0/RC_CG_HIER_INST24/RC_CGIC_INST/EC | ^
                                                                                                  | TLATNTSCAX6 | 0.2335 | 0.9525 | 3.0192 |
                                                             proc0/c0/dcache0/rc_gclk_978
| K
                                                          proc0/c0/dcache0/rc_gclk_978
                                                                                              CLKINVX12
                                                                                                            | 0.0004 | 0.9529 |
proc0/c0/dcache0/rc_gclk_978_L1_I0/A
                                                                                                                                 3.0196
                                                        | proc0/c0/dcache0/rc_gclk_978_L1_N0 | CLKINVX12
| proc0/c0/dcache0/rc_gclk_978__L1_I0/Y
                                                                                                            | 0.0473 | 1.0002 |
                                                                                                                                 3.0669 |
                                                         | proc0/c0/dcache0/rc_gclk_978_L1_N0 | CLKINVX12
                                                                                                             | 0.0009 | 1.0011 |
| proc0/c0/dcache0/rc_gclk_978_L2_I1/A
                                                                                                                                 3.0678 |
                                                         | proc0/c0/dcache0/rc_gclk_978_L2_N1 | CLKINVX12
proc0/c0/dcache0/rc_gclk_978_L2_I1/Y
                                                                                                             | 0.0496 | 1.0507 |
                                                                                                                                 3.1174 |
                                                     ^ | proc0/c0/dcache0/rc_gclk_978_L2_N1 | SDFFQX1
proc0/c0/dcache0/r_reg_wb_data1_0/DFF/CK ->
                                                                                                               | 0.0016 | 1.0523 | 3.1190 |
                                                           | mcdi_12
                                                                                                               | 0.4061 | 1.4584 |
proc0/c0/dcache0/r_reg_wb_data1_0/DFF/Q
                                                                                                | SDFFQX1
                                                                                                                                   3.5251
| mcore0/ahb0/g3784/A0
                                                           | mcdi_12
                                                                                                | AO22X2
                                                                                                               | 0.0012 | 1.4596 |
                                                                                                                                   3.5263 |
mcore0/ahb0/g3784/Y
                                                                                                | AO22X2
                                                                                                              | 0.4259 | 1.8855 |
                                                           ahbsi_4_hwdata[0]
                                                                                                                                  3.9522
                                                           ahbsi_4_hwdata[0]
                                                                                                | AND2X2
                                                                                                              | 0.0017 | 1.8872 |
                                                                                                                                   3.9539
mcore0/apb0/g1865/B
                                                                                                AND2X2
                                                                                                               | 0.4503 | 2.3375 |
                                                                                                                                   4.4042
mcore0/apb0/g1865/Y
                                                           mcore0/apbi_0_0
| mcore0/a0/g1052/A0
                                                           | mcore0/apbi_0_0
                                                                                                AO22XL
                                                                                                              0.0002 | 2.3377 |
                                                                                                                                   4.4044 |
| mcore0/a0/g1052/Y
                                                          | mcore0/a0/n_39
                                                                                                AO22XL
                                                                                                              | 0.3082 | 2.6459 |
                                                                                                                                   4.7126 |
                                                                                              | SDFFQX1
                                                                                                             | 0.0000 | 2.6459 | 4.7126 |
| mcore0/a0/r_reg_cctrl_ics_0/DFF/D ->
                                                  ^ | mcore0/a0/n_39
                                   0.0000
Clock Rise Edge
                                  0.0000
= Beginpoint Arrival Time
Other End Path:
                Pin
                                   | Edge |
                                                             Cell
                                                                     | Delay | Arrival | Required |
                                               Net
                                                                             | Time | Time |
                                  | ^ | clk
                                                                            | 0.0000 | -2.0667 |
| clk
| CGIC_INST/CK
                                      ٨
                                          | clk
                                                         | TLATNTSCAX6 | 0.0051 | 0.0051 | -2.0616 |
| CGIC_INST/ECK
                                      ^ | clk_gate
                                                         | TLATNTSCAX6 | 0.2067 | 0.2118 | -1.8549 |
                                   | ^ | clk_gate
                                                                       | 0.0000 | 0.2118 | -1.8549 |
clk_out_mux/A
                                                        MX2X4
clk_out_mux/Y
                                   | ^ | clk2x
                                                        | MX2X4
                                                                      | 0.1862 | 0.3980 | -1.6687 |
                                                     | CLKINVX12 | 0.0002 | 0.3982 | -1.6685 |
| clk2x__L1_I0/A
                                  | ^ | clk2x
                                  | v | clk2x_L1_N0 | CLKINVX12 | 0.0586 | 0.4568 | -1.6099 |
| clk2x__L1_I0/Y
| clk2x_L2_I3/A
                                        clk2x_L1_N0 | CLKBUFX12
                                                                      | 0.0009 | 0.4577 | -1.6090 |
                                        clk2x_L2_N3 | CLKBUFX12
| clk2x__L2_I3/Y
                                                                      | 0.0805 | 0.5382 | -1.5285 |
                                                                      | 0.0004 | 0.5386 | -1.5281 |
| clk2x__L3_I0/A
                                        clk2x_L2_N3 | CLKBUFX12
                                  | V
                                        clk2x_L3_N0 | CLKBUFX12
| clk2x__L3_I0/Y
                                                                      | 0.0956 | 0.6342 | -1.4325 |
                                        clk2x_L3_N0 | CLKINVX12
| clk2x__L4_I2/A
                                                                      | 0.0031 | 0.6373 | -1.4294 |
                                  | V
| clk2x__L4_I2/Y
                                         clk2x_L4_N2 | CLKINVX12
                                                                      | 0.0637 | 0.7010 | -1.3657 |
                                         clk2x_L4_N2 | CLKINVX12
                                                                      | 0.0019 | 0.7029 | -1.3638 |
| clk2x__L5_I3/A
                                                                      | 0.0737 | 0.7766 | -1.2901 |
                                        clk2x_L5_N3 | CLKINVX12
| clk2x__L5_I3/Y
                                  | v
                                        clk2x_L5_N3 | CLKINVX12
| clk2x__L6_I6/A
                                                                      | 0.0030 | 0.7796 | -1.2871 |
                                         clk2x_L6_N6 | CLKINVX12
                                                                      | 0.0548 | 0.8344 | -1.2323 |
| clk2x__L6_I6/Y
                                    ٨
                                         clk2x_L6_N6 | CLKINVX12
                                                                      | 0.0016 | 0.8360 | -1.2307 |
| clk2x__L7_I13/A
| clk2x_L7_I13/Y
                                        | clk2x_L7_N13 | CLKINVX12 | 0.0329 | 0.8689 | -1.1978 |
```

= Slack Time

2.0667

 | clk2x\_L8\_I13/A
 | v | clk2x\_L7\_N13 | CLKINVX12 | 0.0001 | 0.8690 | -1.1977 |

 | clk2x\_L8\_I13/Y
 | ^ | clk2x\_L8\_N13 | CLKINVX12 | 0.0285 | 0.8975 | -1.1692 |

 | mcore0/a0/r\_reg\_cctrl\_ics\_0/DFF/CK | ^ | clk2x\_L8\_N13 | SDFFQX1 | 0.0005 | 0.8980 | -1.1687 |

+------



272503974-CTS-Lab-...