















### **Objectives**

#### The Objective of this presentation is to:

- Introduce some Coarse-Grained FPGAs, such as Xilinx 7 series, and Altera
   10/V Series, and showing comparison between different FPGAs in terms of:
  - Number of Logic Cells/Elements
  - Number of Slices/Adaptive Logic Modules (ALMs)
  - Number of Registers/Flip-flops
  - Number of Memory Blocks
  - Number of dedicated DSPs, including Multipliers/Accumulators
- Show a view of the internal Slice/ALM and DSP block of some FPGAs



# Xilinx 7 Series FPGA Families

| Maximum<br>Capabilities                                                       | Artix7 (Lowest Power and Cost)               | Kintex7 (Industry's Best Price/Performance)  | Virtex7 (Industry's<br>Highest<br>System Performance) |  |
|-------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|-------------------------------------------------------|--|
| Logic Cells (k)                                                               | 16 – 215                                     | 65 – 477                                     | 326 – 2,000                                           |  |
| Slices<br>(4 6-input LUT, 8 Flip-<br>Flop)                                    | 2,600 - 33,650<br>(22,100 L + 11,550 M)      | 10,250 - 74,650<br>(47,500 L + 27,150 M)     | 91,050 - 136,900<br>(83,750 L + 53,150 M)             |  |
| Registers FF(x8)                                                              | 20,800 - 269,200<br>200 - 1,444 kb Shift-Reg | 82,000 - 597,200<br>419 - 3,394 kb Shift-Reg | 728,400 - 1,095,200<br>3,469 - 6,638 kb Shift-Reg     |  |
| LUTs (#Slices x4)                                                             | 10,400 - 134,600                             | 41,000 - 298,600                             | 364,200 - 547,600                                     |  |
| Memory Blocks<br>(M18k, 36, <u>Max</u> )                                      | 900 - 13,140                                 | 4,860 - 34,380                               | 28,620 - 50,760                                       |  |
| DSP Slices (One 25 x<br>18 mul, One 48-bit<br>accumulator, One Pre-<br>adder) | 45 – 740                                     | 240 – 1,920                                  | 700 – 3,600                                           |  |





## Altera 10/V FPGA Families

| Maximum<br>Capabilities                           | <u>Max 10</u><br>Low-Cost<br>FPGAs                     | Cyclone V<br>Low-Cost FPGAs       |                           |                       |  |
|---------------------------------------------------|--------------------------------------------------------|-----------------------------------|---------------------------|-----------------------|--|
| Logic Elements (k)                                | 4 - 100                                                | 25 - 301 160 – 660                |                           | 236 - 952             |  |
| ALM (4 6-input<br>LUT, 8 Flip-Flop) /<br>LE (m10) | 2,000 - 50,000  Each LE: 1 4-input LUT, and 1 Register | 9,434 - 113,560                   | 61,510 - 250,540          | 234,720 - 359,200     |  |
| Registers FF (k) (x8)                             | 2 - 50                                                 | 37- 454                           | 246 - 1,002               | 356 - 1,437           |  |
| LUTs (x4) (k)                                     | 2 - 50                                                 | 9 - 113                           | 61 - 250                  | 234 - 359             |  |
| Memory Blocks<br>(M18k, 36, <u>Max</u> )          | 10 - 182<br>(M9k)                                      | 135 - 1220<br>(M10k)              | 440 - 1,713<br>(M20k)     | 957 - 2,660<br>(M20k) |  |
| DSP Slices<br>(2 Multipliers Each)                | -                                                      | 25 - 342 - University of Victoria | 3,926 (18x<br>1,963 (27x2 |                       |  |
| 4                                                 | of Victoria                                            |                                   |                           |                       |  |

# Xilinx vs Altera

| Maximum Capabilities | <u>Xilinx</u>                                                             | <u>Altera</u>                                  |  |  |
|----------------------|---------------------------------------------------------------------------|------------------------------------------------|--|--|
| Logic Cells/Elements | 16,000 — 2,000,000                                                        | 2,000 - 952,000                                |  |  |
| Slices/ ALM          | 2,600 - 136,900<br>Four 6-input LUT, 8 FlipFlop                           | 2 - 359,200<br>8-input LUT, 2 FA, 4 Mux, 4 Reg |  |  |
| Registers FF         | 20,800 - 1,095,200                                                        | 2,000 - 1,437,000<br>200 - 6,638 kb Shift-Reg  |  |  |
| LUTs                 | 10,400 - 547,600                                                          | 2,000 - 359,200                                |  |  |
| Memory Blocks        | 900 - 13,140<br><b>(M18k, 36, <u>Max</u>)</b>                             | 10 ( <b>M9k</b> ) - 2,660( <b>M20k</b> )       |  |  |
| DSP Slices           | 45 — 3,600<br>(One 25 x 18 mul, One 48-bit<br>accumulator, One Pre-adder) | 16 - 3,356<br>(Two Multipliers)                |  |  |



# Other 5 FPGA Vendors

| Maximum<br>Capabilities | Xilinx                | Altera                     | Microsemi<br>IGLOO2         | Lattice<br>iCE40 Ultra                    | Atmel<br>AT40K                | Achronix<br>Speedster<br>22i | QuickLogi<br>c<br>PolarPro®<br>II |
|-------------------------|-----------------------|----------------------------|-----------------------------|-------------------------------------------|-------------------------------|------------------------------|-----------------------------------|
| Logic Cells (k)         | 16 – 2,000            | 2 - 952                    | 6 - 146                     | 1.1 - 3.5                                 | 5 - 50                        | 660 - 1,725                  | 150                               |
| Slices/<br>ALM/PLM      | 2,600 -<br>136,900    | 2,000 -<br>359,200         | 6,000 -<br>146,000          | 138 - 440<br>( 8 LUTs + 8<br>FFs + Carry) | 256 - 2,304                   | -                            | 864                               |
| Registers/<br>FF        | 20,800 -<br>1,095,200 | 2,000 -<br>1,437,000       | 6 - 146                     | 1,100 -<br>3,520                          | 496 - 3,048                   | -                            | 864                               |
| LUTs                    | 10,400 -<br>547,600   | 2,000 -<br>359,200         | 6 - 146                     | 1,100 -<br>3,520                          | 512 - 4,608<br>(2 8-LUT/Cell) | 400,000 -<br>1,100,000       | -                                 |
| Memory<br>Blocks        | 900 -<br>50,760       | 10 (M9k) -<br>2,660 (M20k) | <b>21 - 476</b> (18kb, 1kb) | 16 - 20                                   | -                             | 4,920 -<br>12,096            | 8                                 |
| DSP Slices              | 45 – 3,600            | 8 - 1,678                  | 11 - 240                    | 2 - 4<br>(MULT16,                         | -                             | -                            | -                                 |

32-hit Acc)

### Xilinx Architecture Alignment

Logic Fabric LUT-6 CLB

On-Chip Memory 36Kbit/18Kbit Block RAM

DSP Engines
DSP48E1 Slices



Artix™-7 FPGA



Kintex™-7 FPGA

Precise, Low Jitter Clocking MMCMs

Enhanced Connectivity
PCIe® Interface Blocks

Hi-performance Serial I//O Connectivity
Transceiver Technology



Virtex®-7 FPGA

### Xilinx CLB Structure

- Two side-by-side slices per CLB
  - Slice\_M is memory-capable
  - Slice\_L is logic and carry only
- Four 6-input LUTs per slice
  - Single LUT in Slice\_M can be a 32-bit shift register or 64 x 1 RAM
- Two flip-flops per LUT
  - Excellent for heavily pipelined designs







### DSP Slice - Xilinx

- All 7 series FPGAs share the same DSP slice
  - 25x18 multiplier
  - 25-bit pre-adder
  - Carry in and out
  - 96-bit MACC
  - 48-bit ALU
  - Pattern detect
  - 17-bit shifter







### Altera - Architecture Alignment

#### Arria 10 and Stratix V:





- Core Logic Fabric and MLABs
- M10K Internal Memory Blocks
- Variable-Precision DSP Blocks



Fig. 19 For Encourage Sharoners Channels (Section 19)

FOUR powers (seed haud 19)

FOU

For Channel Standard Pick, Poe Getal Pick

For Channel Standard Pick

For Channel Standar

Arria 10 FPGA

Stratix V FPGA







#### **ALM Structure**

- Altera devices use Adaptive Logic
   Modules (ALM) as the basic building block of the logic fabric.
- The ALM, uses:
  - 8-input look-up table (LUT)
  - 4 dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than the traditional two-register per LUT architecture.







### Summary

#### In this presentation:

- Some Coarse-Grained FPGAs were introduced, such as Xilinx 7 series, and Altera 10/V Series, in addition to the comparison between different FPGAs in terms of:
  - Number of Logic Cells/Elements
  - Number of Slices/Adaptive Logic Modules (ALMs)
  - Number of Registers/Flip-flops
  - Number of Memory Blocks
  - Number of dedicated DSPs, including Multipliers/Accumulators
- The internal Slice/ALM and DSP blocks of the some FPGAs were presented



#### References

- Arco Xilinx Training: <a href="https://arco.esi.uclm.es/public/doc/tutoriales/Xilinx%20Training/">https://arco.esi.uclm.es/public/doc/tutoriales/Xilinx%20Training/</a>
- http://www.xilinx.com/support/documentation/data sheets/ ds180\_7Series\_Overview.pdf
- https://arco.esi.uclm.es/public/doc/tutoriales/Xilinx%20Training/FPGA\_Architecture/7-Series/04 7-series-fpga-overview.pptx
- http://www.altera.com/devices/fpga/stratix-fpgas/stratix-v/stxv-index.jsp
- http://www.xilinx.com
- http://www.altera.com
- http://www.latticesemi.com/en/Products/FPGAandCPLD/iCE40Ultra.aspx
- http://www.microsemi.com/products/fpga-soc/fpgas
- http://www.atmel.com/products/other/field\_programmable\_gate\_array/
- http://www.quicklogic.com
- http://www.achronix.com

