

# FOSS ASIC DESIGN FLOW - TUTORIAL



Simon Dorrer, JKU ISP

JOHANNES KEPLER UNIVERSITÄT LINZ Altenberger Straße 69

Altenberger Straße 69 4040 Linz, Österreich iku.at

# 1.) Free and open-source software (FOSS)



- **GHDL:** VHDL analyzer, compiler, simulator and synthesizer
- YOSYS: Verilog synthesis tool (with GHDL plugin for VHDL synthesis)
- Magic: layout editor with DRC and PEX
- Klayout: layout viewer and editor for GDS and OASIS
- OpenRAM: Python library for RAM block generation
- Xschem: Schematic editor for analog circuit design
- **Openlane:** Digital RTL2GDS flow
- IIC-OSIC-Tools:
  - https://github.com/iic-jku/iic-osic-tools
  - o all-in-one Docker container for FOSS based IC designs for analog and digital circuit flows







#### 2.) Installed open-source PDKs



- PDK: process-development kits
  - https://en.wikipedia.org/wiki/Process\_design\_kit
  - a set of files used within the semiconductor industry to model a fabrication process for the design tools used to design an integrated circuit
  - Symbols, Device Parameters
  - Design Rule Check (DRC), Layout vs. Schematic (LVS), Electrical Rule Check (ERC)
  - Simulation models for components (e.g. spice)
- Skywater 130nm Technology: <a href="https://www.skywatertechnology.com/">https://www.skywatertechnology.com/</a>
- Global Foundries 180nm Technology: <a href="https://gf.com/de/">https://gf.com/de/</a>
- IHP Microelectronics 130nm Technology: <a href="https://www.ihp-microelectronics.com/de">https://www.ihp-microelectronics.com/de</a>



#### 3.) Where to tape out?

- Efabless Open MPW Program:
  - https://efabless.com/open\_shuttle\_program
  - PDK from skywater
  - Chip manufactured by Efabless
  - Google coveres costs for fabrication, packaging, evaluation boards and shipping
- Tiny Tapeout 3:
  - https://tinytapeout.com/
  - PDK from skywater
  - Chip manufactured by Efabless
  - Extremely cheap, since more projects are put on one chip









### **4.) GHDL**



- Github: <a href="https://github.com/ghdl/ghdl">https://github.com/ghdl/ghdl</a>
- Documentation: <a href="https://ghdl.github.io/ghdl/about.html">https://ghdl.github.io/ghdl/about.html</a>





#### 5.) Yosys

INSTITUTE OF SIGNAL PROCESSING

- Github: <a href="https://github.com/YosysHQ/yosys">https://github.com/YosysHQ/yosys</a>
- Documentation: <a href="https://yosyshq.readthedocs.io/projects/yosys/en/latest/">https://yosyshq.readthedocs.io/projects/yosys/en/latest/</a>





# 6.) OpenLane – Intro



- Github: <a href="https://github.com/The-OpenROAD-Project/OpenLane">https://github.com/The-OpenROAD-Project/OpenLane</a>
- Documentation: <a href="https://ghdl.github.io/ghdl/about.html">https://ghdl.github.io/ghdl/about.html</a>
- Yosys, magic, and so on are used by OpenLane
- OpenROAD is one of the tools used by the OpenLane flow
- The OpenLane flow needs a Verilog code as input → convert VHDL to Verilog with GHDL





### 6.) OpenLane – Flow Diagram







# 6.) OpenLane – Design Stages

#### 1. Synthesis

- 1. yosys/abc Perform RTL synthesis and technology mapping.
- 2. OpenSTA Performs static timing analysis on the resulting netlist to generate timing reports

#### 2. Floorplaning

- 1. init\_fp Defines the core area for the macro as well as the rows (used for placement) and the tracks (used for routing)
- 2. ioplacer Places the macro input and output ports
- 3. pdngen Generates the power distribution network
- 4. tapcell Inserts welltap and decap cells in the floorplan

#### 3. Placement

- 1. Replace Performs global placement
- 2. Resizer Performs optional optimizations on the design
- 3. OpenDP Performs detailed placement to legalize the globally placed components

#### 4. **CTS**

1. Tritoncts - Synthesizes the clock distribution network (the clock tree)

#### 5. Routing

- 1. FastRoute Performs global routing to generate a guide file for the detailed router
- 2. TritonRoute Performs detailed routing
- 3. OpenRCX Performs SPEF extraction

#### 6. Tapeout

- 1. Magic Streams out the final GDSII layout file from the routed def
- 2. KLayout Streams out the final GDSII layout file from the routed def as a back-up

#### 7. Signoff

- 1. Magic Performs DRC Checks & Antenna Checks
- 2. KLayout Performs DRC Checks
- 3. Netgen Performs LVS Checks
- 4. cvc Performs Circuit Validity Checks



OpenLane integrated several key open source tools over the execution stages:

- RTL Synthesis, Technology Mapping, and Formal Verification: yosys + abc
- Static Timing Analysis: OpenSTA
- Floor Planning: init\_fp, ioPlacer, pdn and tapcell
- Placement: RePLace (Global), Resizer and OpenPhySyn (formerly), and OpenDP (Detailed)
- Clock Tree Synthesis: <u>TritonCTS</u>
- Fill Insertion: OpenDP/filler placement
- Routing: FastRoute or CU-GR (formerly) and TritonRoute (Detailed) or DR-CU
- SPEF Extraction: OpenRCX or SPEF-Extractor (formerly)
- GDSII Streaming out: <u>Magic</u> and <u>KLayout</u>
- DRC Checks: <u>Magic</u> and <u>KLayout</u>
- LVS check: <u>Netgen</u>
- Antenna Checks: Magic
- Circuit Validity Checker: CVC



### 6.) OpenLane – Output



- All output run data is placed by default under "./designs/design\_name/runs"
- Each flow cycle will output a timestamp-marked folder containing the following file structure:

```
<design_name>
   config.json/config.tcl
   runs
      — <tag>
           config.tcl
            {logs, reports, tmp}
              signoff
              – floorplan
               placement
              routing
            L-- synthesis
           results
              final
              signoff
              - floorplan
               placement
               routing
               synthesis
```



# 7.) Examples – IIC



- SAR-ADC: <a href="https://github.com/iic-jku/SKY130\_SAR-ADC1">https://github.com/iic-jku/SKY130\_SAR-ADC1</a>
- Synthesizable Digital Temperature Sensor: <a href="https://github.com/iic-jku/tt03-tempsensor">https://github.com/iic-jku/tt03-tempsensor</a>





### 7.) Examples - Efabless Open MPW Program

INSTITUTE OF SIGNAL PROCESSING

• MPW-8 projects: <a href="https://platform.efabless.com/projects/shuttle/14">https://platform.efabless.com/projects/shuttle/14</a>





#### 7.) Examples – Tiny Tapeout

INSTITUTE OF SIGNAL PROCESSING

Tiny Tapeout 3 projects: <a href="https://tinytapeout.com/runs/tt03/">https://tinytapeout.com/runs/tt03/</a>





### 8.) Tutorial – Setting up Docker container



- Install Docker: https://docs.docker.com/desktop/install/windows-install/
- Install Xming X-server: <a href="https://sourceforge.net/projects/xming/">https://sourceforge.net/projects/xming/</a>
- Download IIC-OSIC-TOOLS: <a href="https://github.com/iic-jku/iic-osic-tools">https://github.com/iic-jku/iic-osic-tools</a>
- Set up the environment
  - Please, do the step-by-step instruction shown in "EIS-KV\_Docker-Tutorial.pdf"
  - X-server or XVNC (WebApp, PW: abc123)







#### 8.) Tutorial – Recommended Workflow



- 1.) Write VHDL Design
- 2.) Simulate VHDL Design in ModelSim
- 3.) Synthesize VHDL Design in Quartus
- 4.) Test VHDL Design on FPGA Board
- 5.) Convert VHDL Design to Verilog Design with GHDL
- 6.) Simulate Verilog Design in ModelSim
- 7.) Synthesize Verilog Design in Quartus
- 8.) Compare hardware resources of VHDL and Verilog Quartus Projects
- 9.) Test Verilog Design on FPGA Board
- 10.) Use Yosys to read the Verilog File and output stats and .svg files
- 11.) Use OpenLane for open-source ASIC Design
- 12.) Take Skywater 130nm Verilog netlist and simulate the design again (Post-Layout Simulation)



# 8.) Tutorial – Basic Commands



- Enter the next folder with "cd folder\_name" and go back with "cd ..".
- After some minutes of inactivity, the X-server closes itself. Just open the task manager with "htop" in a new tab to prevent this.
- If an application (e.g. simulation, yosys) should be closed, just enter STRG+C.

```
0.0%
                            0.0%
                                                0.7%] 12[
                                                                  0.0%
                   5[
                            0.0%
                                                      13
                                                                  0.0%
 2[
                                     10
                                                                  0.0%
                                                                  0.0%
                                    Tasks: 8, 2 thr; 1 running
                                    Load average: 0.08 0.13 0.07
Swp
                       524K/2.00G
                                    Uptime: 01:48:53
PID USER
13 designer
                           35496 28136 S 0.7 0.5
                                                   0:00.50 xfce4-terminal
 1 designer
                                              0.1
                                                   0:00.06 /bin/bash /docke
14 designer
                  0 10404
                           1944
                                 1476 S 0.0 0.0 0:00.00 /bin/bash /docker
15 designer
                                              0.0
                                                   0:00.00 sed s%^%[TERM] %
16 designer
                                         0.0
                                             0.5
                                                   0:00.00 xfce4-termina
20 designer
                                 1660 S
                                        0.0 0.0
                                                  0:00.00 dbus-launch --aut
21 designer
                                              0.0
22 designer
                                              0.5
                                 3456 S
46 designer
                                             0.1 0:00.00 bash
                           4116
                                        0.0
                            3828
 49 designer
                   0 10764
                                 3264 R
                                              0.0
```



# 8.) Tutorial – Compilation / Simulation



- If the architecture is finished, it should be compiled and checked for syntax errors.
- This can be done with the command "iic-vlint.sh <file.v>"
- After the architecture is without syntax errors, it should be simulated with its according testbench.
- With the self-written shell, this can be done very easily, just call "./simulate.sh <file>".
- After a simulation is set up it can be saved with STRG+S and re-loaded with STRG+O again.
- A simulation file is saved as "wave.gtkw" by default



### 8.) Tutorial – Compilation / Simulation



```
∃#!/bin/bash
  #Help simulate a verilog file
   GREEN='\033[1;32m'
   NC='\033[0m'
   testbench=$1
   echo -e "${GREEN}Verilator:----- ${NC}"
   verilator --lint-only "$testbench".v
    echo -e "${GREEN}IVerilog:----- ${NC}"
   iverilog -q2005 "$testbench".v
    echo -e "${GREEN}a:----- ${NC}"
10
11
    ./a.out
    echo -e "${GREEN}qtkwave:----- ${NC}"
12
    gtkwave "$testbench".vcd
13
14
1.5
    rm a.out
   rm "$testbench".vcd
16
17
    echo -e "${GREEN}Generated files were removed------ ${NC}"
18
```



# 8.) Tutorial – Compilation / Simulation



Simulation of counter example





# 8.) Tutorial – Convert VHDL to Verilog



- In order to convert the VHDL files to one file of Verilog code, a shell script should be written.
- For this tutorial the shell script (convert.sh) is already written and can be used as a template for upcoming projects.
- All the commands and parameters can be found in the GHDL manual
- Execute the shell with "sh convert.sh"
- For single files: yosys -m ghdl -p 'ghdl filename.vhd -e entityname; write\_verilog filename.v'
- In order to test the Verilog code, one can synthesize the created code in Quartus and test it on a FPGA board and / or compare the amount of ALMs and registers.



### 8.) Tutorial – Convert VHDL to Verilog



```
#!/usr/bin/env bash
      set -e
      cd $(dirname "$0")
      IEEE=${IEEE:-../ieee_proposed}
      STD FOLDER=${STD FOLDER:-../std_definitions
      SRC FOLDER=${SRC FOLDER:-.}
      mkdir -p build
      # show version
      echo "Sine Generator Version:"
      grep -rni "$STD FOLDER"/sine p.vhd -e 'hw version c'
      sleep 2
      # Create IEEE Proposed Library
      echo "Create IEEE Proposed Library"
      ghdl -a --std=93 --work=ieee proposed --workdir=build \
      "$IEEE"/fixed float types c.vhdl \
      "$IEEE"/fixed pkg c.vhdl
    # Analyze sources
26 echo "Analyze sources"
ghdl -a --std=93 -fsynopsys --work=SineGen --workdir=build -Pbuild \
    "$STD FOLDER"/main p.vhd \
    "$STD FOLDER"/cordic p.vhd \
   "$STD FOLDER"/sine p.vhd \
31 "$SRC FOLDER"/audio codec ea.vhd \
32 "$SRC FOLDER"/i2c controller.vhd \
33 "$SRC FOLDER"/i2c av config.vhd \
34 "$SRC FOLDER"/CORDIC convergence ea.vhd \
35 "$SRC FOLDER"/CORDIC slice ea.vhd \
    "$SRC FOLDER"/CORDIC iterative ea.vhd \
      "$SRC FOLDER"/sine generator ea.vhd \
      "$SRC FOLDER"/sine generator board.vhd
     # Top entity
      echo "Top entity"
      ghdl -m --std=93 -fsynopsys --work=SineGen --workdir=build -Pbuild sine generator board
     # Synthesize: generate Verilog output
      echo "Svnthesize"
      ghdl synth --std=93 -fsynopsys --no-formal --work=SineGen --workdir=build --build --out=verilog sine generator board > "$SRC FOLDER"/sine generator board.v
     # Show interface of generated Verilog module
      echo "---- sine generator board interface -----"
      sed -n "/module sine generator board/,/);/p" "$SRC FOLDER"/sine generator board.v
```



# 8.) Tutorial – Showing Stats



 The following figure shows the sequence of CMD commands to output the needed hardware for the written architecture.

```
/foss/designs/kvic_336007_ws22-main/dig/rtl/iic_dsmod > yosys
yosys> read_verilog iic_dsmod.v
yosys> proc
yosys> stat
```



# 8.) Tutorial – Showing Stats



- add... adder
- sub... subtractor
- mul... multiplier
- eq... equality
- dff... D-Type Flip-Flops with synchronous reset (register)
- adff... D-Type Flip-Flops with asynchronous reset
- lt... Y = A < B (lower than)
- le...  $Y = A \le B$  (lower equal)
- shl...  $Y = A \ll B$  (logical left shift)
- sshl...  $Y = A \ll B$  (arithmetic<sup>T</sup> left shift)
- gt... Y = A > B (greater than)
- ge... Y = A >= B (greater equal)
- shr... Y = A >> B (logical right shift)
- sshr... Y = A >>> B (arithmetic right shift)
- memrd... read port of memory
- memwr... write port of memory

- The \$memwr cells have a clock input CLK, an enable input EN (one enable bit for each data bit), an address input ADDR and a data input DATA.
- The \$memrd cells have a clock input CLK, an enable input EN, an address input ADDR and a data output DATA.
- More informations can be found in the yosys manual, just search for "\$abbreviation\_name".



# 8.) Tutorial – Drawing RTL View



 The following figure shows the sequence of CMD commands to create the RTL view in .svg file format.

```
/foss/designs/kvic_336007_ws22-main/dig/rtl/iic_dsmod > yosys

yosys> read_verilog iic_dsmod.v

yosys> proc

yosys> write_json iic_dsmod.json

yosys> ^C
/foss/designs/kvic 336007 ws22-main/dig/rtl/iic dsmod > netlistsvg iic dsmod.json
```



# 8.) Tutorial – Drawing RTL View



RTL view of the counter tutorial





# 8.) Tutorial – Drawing RTL View



RTL view of a digital Sigma Delta Modulator with FIFO and Sinegen





# 8.) Tutorial – Compare VHDL / Verilog



Mixed VHDL / Verilog Simulation with ModelSim





### 8.) Tutorial – Compare VHDL / Verilog



Left: VHDL

Right: Verilog







#### 8.) Tutorial – OpenLane



- In the "config.json" file the parameters for the digital layout is set.
  - CLOCK\_PERIOD (to achieve a fast enough design)
  - FP\_CORE\_UTIL, FP\_IO\_MIN\_DISTANCE, PLACE\_DENSITY, ...
  - The manual and ChatGPT can help out here ©
- In order to create the IC design, one must navigate to the folder with the config files and execute the command "flow.tcl -designs .".
- After some minutes / hours, the design should be created and it can be viewed with the tool "magic" or "klayout".
- In "magic", one can zoom after creating a box by a left click and a right click and pressing STRG+Z. The full view can be established again by pressing the key "f".
- Please see the "magic cheatsheet.pdf" for further commands!



#### 8.) Tutorial – OpenLane



```
/foss/designs/kvic_336007_ws22-main/dig/audiodac > flow.tcl -designs .

/foss/designs/kvic_336007_ws22-main/dig/audiodac > cd runs
/foss/designs/kvic_336007_ws22-main/dig/audiodac/runs > ll

total 0

drwxr-xr-x 1 designer designers 4096 Dec 22 13:47 RUN_2022.12.22_13.47.02

drwxr-xr-x 1 designer designers 4096 Dec 22 13:48 RUN_2022.12.22_13.47.50

drwxr-xr-x 1 designer designers 4096 Dec 22 13:54 RUN_2022.12.22_13.50.48

drwxr-xr-x 1 designer designers 4096 Dec 22 14:08 RUN_2022.12.22_14.04.30

drwxr-xr-x 1 designer designers 4096 Dec 22 14:27 RUN_2022.12.22_14.04.30

drwxr-xr-x 1 designer designers 4096 Dec 22 14:27 RUN_2022.12.22_14.22.53

drwxr-xr-x 1 designer designers 4096 Jan 3 23:40 RUN_2023.01.03_23.36.27

/foss/designs/kvic_336007_ws22-main/dig/audiodac/runs > cd RUN_2023.01.03_23.36.27/results/final/gds
/foss/designs/kvic_336007_ws22-main/dig/audiodac/runs/RUN_2023.01.03_23.36.27/results/final/gds > klayout audiodac.gds
/foss/designs/kvic_336007_ws22-main/dig/audiodac/runs/RUN_2023.01.03_23.36.27/results/final/gds > klayout audiodac.gds
```

- Verilog: "./designs/design\_name/runs/RUN\_XYZ/results/final/verilog"
- GDS: "./designs/design\_name/runs/RUN\_XYZ/results/final/gds"
- Reports: "./designs/design\_name/runs/RUN XYZ/reports"



# 8.) Tutorial – OpenLane



Final digital layout of the sine generator using a 16-Bit CORDIC





# 8.) Tutorial – Sine Generator with CORDIC





- To generate sine and cosine waveforms of a digital frequency fc with the generic scheme above, we can choose:
  - $\circ$  I = 1/K and Q = 0
  - $\circ$  f<sub>m</sub> = 0,  $\varphi$ <sub>m</sub> = 0

$$f = f_c \cdot \frac{f_s}{2}$$

