# **Analog Circuit Design**

# Harald Pretl

## 2024-07-18

# Table of contents

| Introduction                       | <br> | <br> | <br> | <br>1 |
|------------------------------------|------|------|------|-------|
| The MOSFET                         | <br> | <br> | <br> | <br>1 |
| IHP's SG13G2 130nm CMOS Technology | <br> | <br> | <br> | <br>2 |

#### Introduction

This is the material for an intermediate-level MOSFET circuit design course, held at JKU under course number 336.009 ("KV Analoge Schaltungstechnik").

The course makes heavy use of circuit simulation, using **Xschem** for schematic entry and **ngspice** for simulation. The 130nm CMOS technology **SG13G2** from IHP Microelectronics is used.

Tools and PDK are integrated in the **IIC-OSIC-TOOLS** Docker image, which will be used during the coursework.

All course material is made publicly available and shared under the Apache-2.0 license.

#### The MOSFET

In this first chapter we will learn to use Xschem for schematic entry, and how to operate the ngspice SPICE simulator for circuit simulations. Further, we will make ourself familiar with the transistor and other passive components available in the IHP Microelectronics SG13G2 technology. While this is strictly speaking a BiCMOS technology offering MOSFETs as well as SiGe HBTs, we will use it as a pure CMOS technology.

### IHP's SG13G2 130nm CMOS Technology

SG13G2 is the name of a 130nm CMOS technology (strictly speaking BiCMOS) from IHP Microelectronics. It features low-voltage (thin-oxide) core MOSET, high-voltage (thick-oxide) I/O MOSFET, various types of linear resistors, and 7 layers of Aluminium metallization (5 thin, 2 thick metal layers). This PDK is open-source, and the complete process specification can be found at SG13G2 process specification. While we will not do layouts in this course, the layout rules can be found at SG13G2 layout rules.

For our circuit design, the most important parameters of the available devices are summarized in the following:

- Low-voltage NMOS: Operating voltage nom.  $V_{\rm DD}=1.5\,{\rm V},~L_{\rm min}=0.13\,\mu{\rm m},~V_{\rm th}\approx$ 0.5 V; a triple-well option for the NMOS is available.
- Low-voltage PMOS: Operating voltage nom.  $V_{\rm DD} = 1.5 \, \text{V}, \, L_{\rm min} = 0.13 \, \mu \text{m}, \, V_{\rm th} \approx$  $-0.47 \, \mathrm{V}$ .
- High-voltage NMOS: Operating voltage nom.  $V_{\rm DD} = 3.3\,\mathrm{V}, \, L_{\rm min} = 0.45\,\mu\mathrm{m}, \, V_{\rm th} \approx$ 0.7 V; a triple-well option for the NMOS is available.
- High-voltage PMOS: Operating voltage nom.  $V_{\rm DD} = 1.5 \, {\rm V}, \, L_{\rm min} = 0.13 \, \mu {\rm m}, \, V_{\rm th} \approx$  $-0.65 \, \mathrm{V}.$
- Silicided poly resistor:  $R_{\square} = 7 \Omega \pm 10\%$ ,  $TC_1 = 3100 \text{ ppm/K}$
- Poly resistor:  $R_{\square}=260\,\Omega\pm10\%,\,\mathrm{TC_1}=170\,\mathrm{ppm/K}$
- Poly resistor high:  $R_{\square}=1360\,\Omega\pm15\%,\,{\rm TC_1}=-2300\,{\rm ppm/K}$  MIM capacitor:  $C=1.5\,{\rm fF}/\mu{\rm m}^2\pm10\%,\,{\rm VC_1}=-26{\rm ppm/V},\,{\rm TC_1}=3.6{\rm ppm/K},$ breakdown voltage  $> 15 \,\mathrm{V}$
- MOM capacitor: Well-suited metal stack due to 5 thin metal layers, but no primitive capacitor available.