### uc3m Universidad Carlos III de Madrid

## Degree in Applied Mathematics and Computing Computer Structure

2022-2023

# Assignment 2 Introduction to Microprogramming

Ilan Halioua Molinero | 100472908 100472908@alumnos.uc3m.es

Group 121

#### TABLE OF CONTENTS

| 1. EX | KERCISE 1                                                | 3 |
|-------|----------------------------------------------------------|---|
| 1.1.  | Design of the microcode for the extended instruction set | 3 |
| 2. EX | KERCISE 2                                                | 6 |
| 2.1.  | Comparison of original and extended instruction sets     | 6 |
| 3. CO | ONCLUSION                                                | 9 |
| 3.1.  | Problems encountered                                     | 9 |
| 3.2.  | Conclusions                                              | 9 |

#### 1. EXERCISE 1

#### 1.1. Design of the microcode for the extended instruction set.

| Name of instruction                                                                  | Elementary operations                                                                        | Control signals                                                                                                     | Design decisions                                                                         |  |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|
|                                                                                      | MAR ← PC                                                                                     | T2, C0                                                                                                              | Join 3 elementary operations in the same                                                 |  |
| lui R <sub>REI</sub> , U32                                                           | MBR ← Memory [MAR] Ta, R, BW=1                                                               |                                                                                                                     | clock cycle as they don't interfere on internal bus.                                     |  |
|                                                                                      | $BR[R_{REI}] \leftarrow MBR$ $PC \leftarrow PC + 4$ $Jump \text{ to fetch}$                  | SelC=10101, T1, LC,<br>M2=1, C2, A0, B,<br>C=0                                                                      | Increment PC to have address of next instruction and not of second word.                 |  |
|                                                                                      | $MAR \leftarrow BR[R_{RE2}]$                                                                 | SelA=10000, MR=0,<br>T9, C0                                                                                         |                                                                                          |  |
| sw R <sub>RE1</sub> , (R <sub>RE2</sub> )                                            | (R <sub>RE2</sub> ) $MBR \leftarrow BR[R_{RE1}]$ $SelB=10101, MR=0, T10, M1=0, C1$           |                                                                                                                     | Join 2 elementary operations in the same clock cycle.                                    |  |
|                                                                                      | Memory [MAR] ← MBR Jump to fetch                                                             | Ta, Td, W, BW=11,<br>A0, B, C=0                                                                                     | j                                                                                        |  |
|                                                                                      | $MAR \leftarrow BR[R_{RE2}]$                                                                 | SelA=10000, MR = 0,<br>T9, C0                                                                                       |                                                                                          |  |
| lw R <sub>RE1</sub> , (R <sub>RE2</sub> )                                            | MBR ← Memory<br>[MAR]                                                                        | Ta, R, BW=11, M1,<br>C1                                                                                             | Join 2 elementary operations in the same clock cycle.                                    |  |
|                                                                                      | $BR[R_{REI}] \leftarrow MBR$ Jump to fetch                                                   | T1, SelC=10101,<br>LC=1, MR=0, A0, B,<br>C=0                                                                        | crock cycle.                                                                             |  |
| add $R_{RE1}$ , $R_{RE2}$ , $R_{RE3}$                                                | $\begin{aligned} &BR[R_{RE1}] \leftarrow \\ &BR[R_{RE2}] \\ +&BR[R_{RE3}], SR \end{aligned}$ | MR=0, SelA=10000,<br>SelB=01011, MC=1,<br>MA=0, MB=00,<br>SelCop=1010,T6,<br>SelC=10101, LC=1,<br>SelP=11, M7=1, C7 | Join 2 elementary operations in the same clock cycle.                                    |  |
|                                                                                      | Jump to fetch                                                                                | A0, B, C=0                                                                                                          |                                                                                          |  |
|                                                                                      | $RT1 \leftarrow \\BR[R_{RE2}]*BR[R_{RE3}]$                                                   | C4 clock cycle. U                                                                                                   |                                                                                          |  |
| mul_add R <sub>RE1</sub> ,<br>R <sub>RE2</sub> , R <sub>RE3</sub> , R <sub>RE4</sub> | $\begin{array}{c} BR[R_{RE1}] \leftarrow \\ RT1 + BR[R_{RE4}], \\ SR \end{array}$            | MR=0, SelB=00110,<br>MA=1, MB=00,<br>MC=1,<br>SelCop=1010,T6,<br>SelC=10101, LC=1,<br>SelP=11, M7=1, C7             | RT1(temporal register) to use the result of the multiplication as an operand to the sum. |  |

|                             | Jump to fetch                             | A0, B, C=0                                                           |                                                       |  |
|-----------------------------|-------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------|--|
|                             | RT2 ← SR                                  | T8, C5                                                               |                                                       |  |
|                             | $SR \leftarrow BR[R_{RE1}] - BR[R_{RE2}]$ | SelA=10101,<br>SelB=10000, MC=1,<br>SelCop=1011,<br>SelP=11, M7, C7  |                                                       |  |
|                             | Conditional Jump to<br>MADDR              | A0=0, B=1, C=110,<br>MADDR=bck2ftch                                  | If Z=0, go to 'bck2fetch'                             |  |
| beq $R_{RE1}$ , $R_{RE2}$ , | SR ← RT2                                  | T5, M7=0, C7                                                         |                                                       |  |
| S10                         | RT1 ← PC                                  | T2, C4                                                               |                                                       |  |
|                             | RT2 ← IR(S10)                             | SE=1, OFFSET=0,<br>SIZE=01010, T3, C5                                | Join 2 elementary operations in the same clock cycle. |  |
|                             | PC ← RT1+ RT2  Jump to fetch              | MA=1, MB=1,<br>MC=1, SelCop=1010,<br>T6, M2=0, C2, A0=1,<br>B=1, C=0 |                                                       |  |
|                             | bck2fetch                                 | T5, M7=0, C7                                                         |                                                       |  |
|                             |                                           | A0=1, B=1, C=0                                                       |                                                       |  |
|                             | $BR[R1] \leftarrow PC$                    | T2, MR=1,<br>SelC=00001, LC                                          |                                                       |  |
| jal U16                     | PC ← IR(U16)  Jump to fetch               | Size=10000,<br>Offset=00000, T3,<br>M2=0, C2, A0, B,<br>C=0          | Join 2 elementary operations in the same clock cycle. |  |
| jr_ra                       | PC ← BR[R1] Jump to fetch                 | MR=1, SelA =<br>00001, T9, M2=0,<br>C2, A0, B, C=0                   | Unique cycle for both processes.                      |  |

|                           | $PC \leftarrow BR[R0]$           | SelA=00000,<br>MR=1, T9, M2=0,<br>C2 | Use register x0 whose value is zero to update PC and SR. <b>No jump</b>                                       |  |
|---------------------------|----------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| halt                      | $SR \leftarrow BR[R0]$           | SelA=00000,<br>MR=1, T9, M7=0,<br>C7 | to fetch as we want to<br>terminate program<br>execution and no<br>further instructions will<br>be processed. |  |
|                           | $MAR \leftarrow BR[R_{RE1}]$     | SelA=10101, T9, C0                   |                                                                                                               |  |
|                           | MBR ← Memory<br>[MAR]            | Ta, R, BW=0, M1=1,<br>C1             |                                                                                                               |  |
|                           | RT1 ← MBR                        | T1, C4                               |                                                                                                               |  |
|                           | $MAR \leftarrow BR[R_{RE2}]$     | SelB=10000, T10, C0                  |                                                                                                               |  |
| xchb (R <sub>RE1</sub> ), | MBR ← Memory<br>[MAR]            | Ta, R, BW=0, M1=1,<br>C1             | Join 2 elementary operations in the same clock cycle. BW = 0 to                                               |  |
| $(R_{RE2})$               | $MAR \leftarrow BR[R_{RE1}]$     | SelA=10101, T9, C0                   | exchange bytes. (This allows also to exchange                                                                 |  |
|                           | Memory [MAR] ← MBR               | Ta, Td, W, BW=0                      | half and full words)                                                                                          |  |
|                           | MBR ← RT1                        | T4, M1=0, C1                         |                                                                                                               |  |
|                           | $MAR \leftarrow BR[R_{RE2}]$     | SELB=10000, T10, C0                  |                                                                                                               |  |
|                           | Memory [MAR] ← MBR Jump to fetch | Ta, W, Td, BW=0, A0,<br>B, C=0       |                                                                                                               |  |

#### 2. EXERCISE 2

#### 2.1. Comparison of original and extended instruction sets.

| Original<br>Instruction Set                                                                                                                         | Extended Instructions of Ex. 1                                                                                    | Differences in<br>the types of<br>instructions                                                                                                                                                                                       | Advantages & Disadvantages                                                                                                                                                                                                        | Possible<br>Improvements                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| li R <sub>RE1</sub> , n                                                                                                                             | lui R <sub>RE1</sub> , U32                                                                                        | The extended instruction loads immediate value of 32 bits (more than what can be loaded with li instruction. On the other hand, the extended one has the restriction that the immediate value must be unsigned not as the one in li. |                                                                                                                                                                                                                                   | Make it available to use for loading signed integer values into a register. |
| sw R <sub>RE1</sub> , (R <sub>RE2</sub> )                                                                                                           | sw $R_{RE1}$ , $(R_{RE2})$                                                                                        | SAME                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                   | none                                                                        |
| $lw R_{RE1}, (R_{RE2})$                                                                                                                             | lw R <sub>RE1</sub> , (R <sub>RE2</sub> )                                                                         | SAME                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                   | none                                                                        |
| add $R_{RE1}$ , $R_{RE2}$ , $R_{RE3}$                                                                                                               | add R <sub>RE1</sub> , R <sub>RE2</sub> , R <sub>RE3</sub>                                                        | SAME                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                   | none                                                                        |
| $\begin{array}{l} \text{mul } R_{\text{RE1}},R_{\text{RE2}},R_{\text{RE3}} \\ \text{add } R_{\text{RE1}},R_{\text{RE1}},R_{\text{RE4}} \end{array}$ | $\begin{array}{c} \text{mul\_add } R_{\text{RE1}}, R_{\text{RE2}}, \\ R_{\text{RE3}}, R_{\text{RE4}} \end{array}$ | The extended instruction multiplies and adds the content of several registers in one word, not in 2 as the RISC V original one.                                                                                                      | The extended instruction mul_add is more efficient than the pair of instructions in the original set (add and mul) since you can pretty much perform any arithmetic operation with it.  Addition, Subtraction and multiplication. | none                                                                        |
| beq R <sub>RE1</sub> , R <sub>RE2</sub> , etiq                                                                                                      | beq R <sub>RE1</sub> , R <sub>RE2</sub> , S10                                                                     | original one is more<br>useful since it<br>allows the user to<br>make backward<br>jumps to tags (apart                                                                                                                               | Opposite to the original jal instruction in RiscV, the extended one is limited in use, based on its design nature. Since it adds a given 16b value, the programmer                                                                | Make it able to jump to the back as well                                    |

|                                                             |                                               | desired address. In contrary, the original one is much more user friendly and versatile since it simply requires to specify the desired address in the form of a 16b tag that the pc will be assigned.                                                                                                                                                                                               |                                                                                                 |
|-------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| jal rd, address                                             | jal U16                                       | Original RiscV instruction lets user choose the register in which the return address will be stored, not as the extended one as it automatically assigns it to ra register.                                                                                                                                                                                                                          | Let user choose register in which store return address to function call.                        |
| jr ra                                                       | jr_ra                                         | SAME                                                                                                                                                                                                                                                                                                                                                                                                 | none                                                                                            |
| li a7 10<br>ecall                                           | halt                                          | Sort of like an instantaneous system call instruction, the halt extended instruction performs better than the pair of instructions needed to exit the program execution through the original instruction set. It basically serves on the same way as the sequence of original instructions but faster and more efficiently, taking up only one word in memory to end up the life of any program.     | Let the user know everything has been successfully terminated by returning a one in the screen. |
| lw t1(RRE1)<br>lw t2 (RRE2)<br>sw t1 (RRE2)<br>sw t2 (RRE1) | xchb (R <sub>RE1</sub> ), (R <sub>RE2</sub> ) | The extended instruction does a fantastic job at exchanging data elements inside two addresses in the Main Memory. It is way faster than the corresponding alternative provided by Risc v's original set not only by simplifying the amount of coding lines but also being optimized since it reduces the size in memory taken by its functionality purpose from 4 whole words down to a single one. |                                                                                                 |

#### **OUTPUT** – **Dev Matrix**:



#### 3. CONCLUSION

#### 5.1. Problems encountered.

During this assignment (microcode and assembly parts) several problems where encountered. Among them, a crucial one was that before starting this project, we had not realized the utility of signals MR and MC, two that became essential for the correct functioning of the program. For the assembly part, we realized that our xchb worked only to exchange words as we had in byte selector BW=11, so we had to change it to BW=00, realizing that this made not only the exchange of bytes work but also half and full words. Other problems during the assembly part were that as the beq instruction asked for an integer we did not realized at a first glance that we could use labels for the loops so at first we counted the exact bytes to add to pc to have the address of the instruction we wanted to go when the conditions were satisfied.

#### 5.2. Conclusions.

Throughout the development of the course, we have encountered several theoretical doubts whose answer did not seem clear to us at first hand. However, after the thought process and hard work that the project has demanded us to deliver, we have totally wrapped our minds around it and feel confident about our perspective and knowledge of how a modern day processor works. Since the start of the lab assignment, we have been constantly cooperating with each other to get to the places we needed to step into in order to work out the challenges presented in the exercises successfully. In addition, this has indirectly enhanced our comfort level when interacting with the creator environment, which has overall played a huge role in the learning process of all the low-level methodologies and approaches taken in the design of the processor components in order to make up its complete and sophisticated structure. To sum up, even though the project has been a reasonable challenge, which has asked us for lots of time inversion, we have experienced a great level of satisfaction after learning how to get our hands on, with a computer in considerable detail depth.