

## CSE 331 Computer Organizations Final Project – Fall 2016 MIPS Processor with Structural Verilog

Due date: December 30, Friday 23:55

In this project you will design an improved version of the single cycle processor shown below using structural Verilog on Altera Quartus II.



Your design will support all core instructions of MIPS shown below:

| CORE INSTRUCTION SET OPCODE    |       |      |                                             |                          |
|--------------------------------|-------|------|---------------------------------------------|--------------------------|
| NAME, MNEMO                    |       | FOR- |                                             | / FUNCT<br>(Hex)         |
| Add                            | add   | R    | R[rd] = R[rs] + R[rt]                       | (1) $0/20_{\text{hex}}$  |
| Add Immediate                  | addi  | I    | R[rt] = R[rs] + SignExtImm                  | $(1,2)$ $8_{\text{hex}}$ |
| Add Imm. Unsigned              |       | I    | R[rt] = R[rs] + SignExtImm                  | (2) 9 <sub>hex</sub>     |
| Add Unsigned                   | addu  | R    | R[rd] = R[rs] + R[rt]                       | 0 / 21 <sub>hex</sub>    |
| And                            | and   | R    | R[rd] = R[rs] & R[rt]                       | 0 / 24 <sub>hex</sub>    |
| And Immediate                  | andi  | I    | R[rt] = R[rs] & ZeroExtImm                  | (3) c <sub>hex</sub>     |
| Branch On Equal                | beq   | I    | if(R[rs]==R[rt])<br>PC=PC+4+BranchAddr      | (4) 4 <sub>hex</sub>     |
| Branch On Not Equa             | bne   | I    | if(R[rs]!=R[rt])<br>PC=PC+4+BranchAddr      | (4) 5 <sub>hex</sub>     |
| Jump                           | j     | J    | PC=JumpAddr                                 | $(5)$ $2_{\text{hex}}$   |
| Jump And Link                  | jal   | J    | R[31]=PC+8;PC=JumpAddr                      | $(5)$ $3_{\text{hex}}$   |
| Jump Register                  | jr    | R    | PC=R[rs]                                    | 0 / 08 <sub>hex</sub>    |
| Load Byte Unsigned             | lbu   | I    | R[rt]={24'b0,M[R[rs]<br>+SignExtImm](7:0)}  | (2) 24 <sub>hex</sub>    |
| Load Halfword<br>Unsigned      | lhu   | I    | R[rt]={16'b0,M[R[rs]<br>+SignExtImm](15:0)} | (2) 25 <sub>hex</sub>    |
| Load Upper Imm.                | lui   | I    | $R[rt] = \{imm, 16'b0\}$                    | $f_{hex}$                |
| Load Word                      | lw    | I    | R[rt] = M[R[rs] + SignExtImm]               | (2) 23 <sub>hex</sub>    |
| Nor                            | nor   | R    | $R[rd] = \sim (R[rs] \mid R[rt])$           | 0 / 27 <sub>hex</sub>    |
| Or                             | or    | R    | R[rd] = R[rs]   R[rt]                       | $0/25_{\text{hex}}$      |
| Or Immediate                   | ori   | I    | $R[rt] = R[rs] \mid ZeroExtImm$             | $(3)$ $d_{hex}$          |
| Set Less Than                  | slt   | R    | R[rd] = (R[rs] < R[rt]) ? 1 : 0             | 0 / 2a <sub>hex</sub>    |
| Set Less Than Imm.             | slti  | I    | R[rt] = (R[rs] < SignExtImm)? 1             | $a_{\text{hex}} = 0$     |
| Set Less Than Imm.<br>Unsigned | sltiu | I    | R[rt] = (R[rs] < SignExtImm) ? 1:0          | (2,6) b <sub>hex</sub>   |
| Set Less Than Unsig            | .sltu | R    | R[rd] = (R[rs] < R[rt]) ? 1 : 0             | (6) $0/2b_{hex}$         |
| Shift Left Logical             | sll   | R    | $R[rd] = R[rt] \ll shamt$                   | 0 / 00 <sub>hex</sub>    |
| Shift Right Logical            | srl   | R    | $R[rd] = R[rt] \gg shamt$                   | 0 / 02 <sub>hex</sub>    |
| Store Byte                     | sb    | I    | M[R[rs]+SignExtImm](7:0) = R[rt](7:0)       | (2) 28 <sub>hex</sub>    |
|                                |       |      |                                             |                          |
| Store Halfword                 | sh    | I    | M[R[rs]+SignExtImm](15:0) = R[rt](15:0)     | (2) 29 <sub>hex</sub>    |
| Store Word                     | SW    | I    | M[R[rs]+SignExtImm] = R[rt]                 | (2) 2b <sub>hex</sub>    |
| Subtract                       | sub   | R    | R[rd] = R[rs] - R[rt]                       | (1) $0/22_{\text{hex}}$  |
| Subtract Unsigned              | subu  | R    | R[rd] = R[rs] - R[rt]                       | 0 / 23 <sub>hex</sub>    |

## **Rules:**

- 1. <u>Behavioral Verilog is NOT PERMITTED</u>. Thus, first draw your schematic on a paper. <u>Only Structural Verilog is allowed</u>. (All your Boolean expressions will be implemented by <u>assign</u>, etc. But you cannot use <u>always</u>, <u>if</u>, <u>case</u>, etc.)
- 2. Designs that are not even simulating can at most get 30pts. You get partial grades if at least a reasonable subset of the instructions shown above can be executed.
- 3. All project details will be announced at next PS (December 5). So attend the PS for your own good! Otherwise you get no credits.
- 4. The input-output names must be exactly the same as explained by the instructor during the PS.
- 5. You should also write Verilog testbench and simulate your design using ModelSim. Use writememh and readmemh for instruction memory initialization and content viewing of the memory.
- 6. Each day of late submission will result in 15pts reduction.
- 7. This project is REALLY IMPORTANT FOR YOU. So please ATTEND whatever it takes.
- 8. Feel free to ask if you have any difficulty.
- 9. (BONUS) If you come with a solution to perform a successful demo on Terasic DE0 board, you will get 25pts Bonus. Ask details to your TA.
- 10.Start today. Tomorrow may be too late.
- 11.<u>Honor code</u>: It is not a group project. Any cheating means at least -100 for both sides. Do not share your codes and design to any one in any circumstance. <u>Be honest and uncorrupt not to win but because it is right!</u>









WWW.PHDCOMICS.COM