# C H A P T E R

# The Junction Field-Effect Transistor

he Junction Field-Effect Transistor (JFET) is a separate class of field-effect transistors. The MOSFET has been considered in Chapters 10 and 11. In this chapter, we cover the physics and properties of the JFET. Although we have discussed the MOS and bipolar transistors in previous chapters, the material in this chapter only presumes a knowledge of semiconductor material properties and the characteristics of pn and Schottky barrier junctions.

As with the transistors considered in previous chapters, the JFET, in conjunction with other circuit elements, is capable of voltage gain and signal power gain. Again, the basic transistor action is the control of current at one terminal by the voltage across the other two terminals of the device.

There are two general categories of JFETs. The first is the pn junction FET, or pn JFET, and the second is the **ME**tal-Semiconductor Field-Effect Transistor, or MESFET. The pn JFET is fabricated with a pn junction and the MESFET is fabricated with a Schottky barrier rectifying junction.

# 13.0 | PREVIEW

In this chapter, we will:

- Present the geometry and discuss the basic operation of the pn JFET and MESFET devices.
- Analyze the modulation of the channel conductance of the JFET by an electric field perpendicular to the channel. The modulating electric field is induced in the space charge region of a reverse-biased pn junction or reverse-biased Schottky barrier junction.
- Derive the ideal current–voltage characteristics of the JFET in terms of the semiconductor material and geometrical properties of the device.

- Consider the transistor gain, or transconductance, of the JFET.
- Discuss a few nonideal effects in JFETs, including channel-length modulation and velocity saturation effects.
- Develop a small-signal equivalent circuit of the JFET that is used to relate small-signal currents and voltages in the device.
- Examine various physical factors affecting the frequency response and limitations of JFETs, and derive an expression for the cutoff frequency.
- Present the geometry and characteristics of a specialized JFET called HEMT.

# 13.1 LIFET CONCEPTS

The concept of the field-effect phenomenon was the basis for the first proposed solidstate transistor. Patents filed in the 1920s and 1930s conceived and investigated the transistor shown in Figure 13.1. A voltage applied to the metal plate modulated the conductance of the semiconductor under the metal and controlled the current between the ohmic contacts. Good semiconductor materials and processing technology were not available at that time, so the device was not seriously considered again until the 1950s.

The phenomenon of modulating the conductance of a semiconductor by an electric field applied perpendicular to the surface of a semiconductor is called field effect. This type of transistor has also been called the unipolar transistor, to emphasize that only one type of carrier, the majority carrier, is involved in the operation. We will qualitatively discuss the basic operation of the two types of JFETs in this section, and introduce some of the JFET terminology.

# 13.1.1 Basic pn JFET Operation

The first type of field-effect transistor is the pn junction field-effect transistor, or pn JFET. A simplified cross section of a symmetrical device is shown in Figure 13.2. The n region between the two p regions is known as the channel and, in this n-channel



Figure 13.1 | Idealization of the Lilienfeld transistor. (From Pierret [10].)



**Figure 13.2** | Cross section of a symmetrical n-channel pn junction FET.

device, majority carrier electrons flow between the source and drain terminals. The source is the terminal from which carriers enter the channel from the external circuit, the drain is the terminal where carriers leave, or are drained from, the device, and the gate is the control terminal. The two gate terminals shown in Figure 13.2 are tied together to form a single gate connection. Since majority carrier electrons are primarily involved in the conduction in this n-channel transistor, the JFET is a majority-carrier device.

A complementary p-channel JFET can also be fabricated in which the p and n regions are reversed from those of the n-channel device. Holes will flow in the p-type channel between source and drain and the source terminal will now be the source of the holes. The current direction and voltage polarities in the p-channel JFET are the reverse of those in the n-channel device. The p-channel JFET is generally a lower frequency device than the n-channel JFET due to the lower hole mobility.

Figure 13.3a shows an n-channel pn JFET with zero volts applied to the gate. If the source is at ground potential, and if a small positive drain voltage is applied, a drain current  $I_D$  is produced between the source and drain terminals. The n channel is essentially a resistance so the  $I_D$  versus  $V_{DS}$  characteristic, for small  $V_{DS}$  values, is approximately linear, as shown in the figure.

When we apply a voltage to the gate of a pn JFET with respect to the source and drain, we alter the channel conductance. If a negative voltage is applied to the gate of the n-channel pn JFET shown in Figure 13.3, the gate-to-channel pn junction becomes reverse biased. The space charge region now widens so the channel region becomes narrower and the resistance of the n channel increases. The slope of the  $I_D$  versus  $V_{DS}$  curve, for small  $V_{DS}$ , decreases. These effects are shown in Figure 13.3b. If a larger negative gate voltage is applied, the condition shown in Figure 13.3c can be achieved. The reverse-biased gate-to-channel space charge region has completely filled the channel region. This condition is known as *pinchoff*. The drain current at pinchoff is essentially zero, since the depletion region isolates the source and drain terminals. Figure 13.3c shows the  $I_D$  versus  $V_{DS}$  curve for this case, as well as the other two cases.

The current in the channel is controlled by the gate voltage. The control of the current in one part of the device by a voltage in another part of the device is the basic transistor action. This device is a normally on or *depletion mode* device, which means that a voltage must be applied to the gate terminal to turn the device off.

Now consider the situation in which the gate voltage is held at zero volts,  $V_{GS} = 0$ , and the drain voltage changes. Figure 13.4a is a replica of Figure 13.3a for zero gate voltage and a small drain voltage. As the drain voltage increases (positive), the gate-to-channel pn junction becomes reverse biased near the drain terminal so that the space charge region extends further into the channel. The channel is essentially a resistor, and the effective channel resistance increases as the space charge region widens; therefore, the slope of the  $I_D$  versus  $V_{DS}$  characteristic decreases as shown in Figure 13.4b. The effective channel resistance now varies along the channel length and, since the channel current must be constant, the voltage drop through the channel becomes dependent on position.



Figure 13.3 | Gate-to-channel space charge regions and I-V characteristics for small  $V_{DS}$  values and for (a) zero gate voltage, (b) small reverse-biased gate voltage, and (c) a gate voltage to achieve pinchoff.

If the drain voltage increases further, the condition shown in Figure 13.4c can result. The channel has been pinched off at the drain terminal. Any further increase in drain voltage will not cause an increase in drain current. The I-V characteristic for this condition is also shown in this figure. The drain voltage at pinchoff is referred to as  $V_{DS}(\text{sat})$ . For  $V_{DS} > V_{DS}(\text{sat})$ , the transistor is said to be in the saturation region and the drain current, for this ideal case, is independent of  $V_{DS}$ . At first glance, we might expect the drain current to go to zero when the channel becomes pinched off at the drain terminal, but we will show why this does not happen.



**Figure 13.4** | Gate-to-channel space charge regions and *I–V* characteristics for zero gate voltage and for (a) a small drain voltage, (b) a larger drain voltage, and (c) a drain voltage to achieve pinchoff at the drain terminal.

Figure 13.5 shows an expanded view of the pinchoff region in the channel. The n channel and drain terminal are now separated by a space charge region which has a length  $\Delta L$ . The electrons move through the n channel from the source and are injected into the space charge region where, subjected to the E-field force, they are swept through into the drain contact area. If we assume that  $\Delta L \ll L$ , then the electric field in the n-channel region remains unchanged from the  $V_{DS}(\text{sat})$  case; the drain current will remain constant as  $V_{DS}$  changes. Once the carriers are in the drain region,



Figure 13.5 | Expanded view of the space charge region in the channel for  $V_{DS} > V_{DS}(\text{sat})$ .



Figure 13.6 | Cross section of an n-channel MESFET with a semi-insulating substrate.

the drain current will be independent of  $V_{DS}$ ; thus, the device looks like a constant current source.

# 13.1.2 Basic MESFET Operation

The second type of junction field-effect transistor is the MESFET. The gate junction in the pn junction FET is replaced by a Schottky barrier rectifying contact. Although MESFETs can be fabricated in silicon, they are usually associated with gallium arsenide or other compound semiconductor materials. A simplified cross section of a GaAs MESFET is shown in Figure 13.6. A thin epitaxial layer of GaAs is used for the active region; the substrate is a very high resistivity GaAs material referred to as a semi-insulating substrate. GaAs is intentionally doped with chromium, which behaves as a single acceptor close to the center of the energy bandgap, to make it semi-insulating with a resistivity as high as  $10^9~\Omega$ -cm. The advantages of these devices include higher electron mobility, hence smaller transit time and faster response; and decreased parasitic capacitance and a simplified fabrication process, resulting from the semi-insulating GaAs substrate.

In the MESFET shown in Figure 13.6, a reverse-biased gate-to-source voltage induces a space charge region under the metal gate that modulates the channel conductance as in the case of the pn JFET. The space charge region will eventually reach the substrate if the applied negative gate voltage is sufficiently large. This condition, again, is known as pinchoff. The device shown in this figure is also a depletion mode device, since a gate voltage must be applied to pinch off the channel.

If we treat the semi-insulating substrate as an intrinsic material, then the energy-band diagram of the substrate—channel—metal structure is as shown in Figure 13.7 for the case of zero bias applied to the gate. Because there is a potential barrier between the channel and substrate and between the channel and metal, the majority carrier electrons are confined to the channel region.

Consider, now, another type of MESFET in which the channel is pinched off even at  $V_{GS} = 0$ . Figure 13.8a shows this condition, in which the channel thickness is smaller than the zero-biased space charge width. To open a channel, the depletion region must be reduced: A forward-bias voltage must be applied to the gate–semiconductor





Figure 13.7 | Idealized energy-band diagram of the substrate-channel-metal in the n-channel MESFET.



Figure 13.8 | Channel space charge region of an enhancement mode MESFET for (a)  $V_{GS} = 0$ , (b)  $V_{GS} = V_T$ , and (c)  $V_{GS} > V_T$ .

junction. When a slightly forward-bias voltage is applied, the depletion region just extends through the channel—a condition known as *threshold*, shown in Figure 13.8b. The threshold voltage is the gate-to-source voltage that must be applied to create the pinchoff condition. The threshold voltage for this n-channel MESFET is positive, in contrast to the negative voltage for the n-channel depletion mode device. If a larger forward bias is applied, the channel region opens as shown in Figure 13.8c. The

applied forward-bias gate voltage is limited to a few tenths of a volt before there is significant gate current. This device is known as an n-channel enhancement mode MESFET. Enhancement mode p-channel MESFETs and enhancement mode pn junction FETs have also been fabricated. The advantage of enhancement mode MESFETs is that circuits can be designed in which the voltage polarity on the gate and drain is the same. However, the output voltage swing will be quite small with these devices.

# 13.2 | THE DEVICE CHARACTERISTICS

To describe the basic electrical characteristics of the JFET, we initially consider a uniformly doped depletion mode pn JFET and then later discuss the enhancement mode device. The pinchoff voltage and drain-to-source saturation voltage are defined and expressions for these parameters derived in terms of geometry and electrical properties. The ideal current–voltage relationship is developed, and then the transconductance, or transistor gain is determined.

Figure 13.9a shows a symmetrical, two-sided pn JFET and Figure 13.9b shows a MESFET with the semi-insulating substrate. One can derive the ideal DC current–voltage relationship for both devices by simply considering the two-sided device to be two JFETs in parallel. We derive the I-V characteristics in terms of  $I_{D1}$  so that the drain current in the two-sided device becomes  $I_{D2} = 2I_{D1}$ . We ignore any depletion region at the substrate of the one-sided device in the ideal case.

# 13.2.1 Internal Pinchoff Voltage, Pinchoff Voltage, and Drain-to-Source Saturation Voltage

**n-channel pn JFET** Figure 13.10a shows a simplified one-sided n-channel pn JFET. The metallurgical channel thickness between the  $p^+$  gate region and the substrate is a, and the induced depletion region width for the one-sided  $p^+$ n junction is h. Assume the drain-to-source voltage is zero. If we assume the abrupt depletion approximation, then the space charge width is given by

$$h = \left[\frac{2\epsilon_s (V_{bi} - V_{GS})}{eN_d}\right]^{1/2} \tag{13.1}$$

where  $V_{GS}$  is the gate-to-source voltage and  $V_{bi}$  is the built-in potential barrier. For a reverse-biased p<sup>+</sup>n junction,  $V_{GS}$  must be a negative voltage.



Figure 13.9 | Drain currents of (a) a symmetrical, two-sided pn JFET, and (b) a one-sided MESFET.



Figure 13.10 | Geometries of simplified (a) n-channel and (b) p-channel pn JFETs.

At pinchoff, h = a and the total potential across the p<sup>+</sup>n junction is called the *internal pinchoff voltage*, denoted by  $V_{p0}$ . We now have

$$a = \left[\frac{2\epsilon_s V_{p0}}{eN_d}\right]^{1/2} \tag{13.2}$$

or

$$V_{p0} = \frac{ea^2N_d}{2\epsilon_s} \tag{13.3}$$

Note that the internal pinchoff voltage is defined as a positive quantity.

The internal pinchoff voltage  $V_{p0}$  is not the gate-to-source voltage to achieve pinchoff. The gate-to-source voltage that must be applied to achieve pinchoff is described as the *pinchoff voltage* and is also variously called the *turn-off voltage* or *threshold voltage*. The pinchoff voltage is denoted by  $V_p$  and is defined from Equations (13.1) and (13.2) as

$$V_{bi} - V_p = V_{p0}$$
 or  $V_p = V_{bi} - V_{p0}$  (13.4)

The gate-to-source voltage to achieve pinchoff in an n-channel depletion mode JFET is negative; thus,  $V_{p0} > V_{bi}$ .

Objective: Calculate the internal pinchoff voltage and pinchoff voltage of an n-channel JFET.

**EXAMPLE 13.1** 

Assume that the p<sup>+</sup>n junction of a uniformly doped silicon n-channel JFET at T = 300 K has doping concentrations of  $N_a = 10^{18}$  cm<sup>-3</sup> and  $N_d = 10^{16}$  cm<sup>-3</sup>. Assume that the metallurgical channel thickness,  $a_i$  is  $0.75 \mu m = 0.75 \times 10^{-4}$  cm.

#### **■ Solution**

The internal pinchoff voltage is given by Equation (13.3), so we have

$$V_{p0} = \frac{ea^2 N_d}{2\epsilon_s} = \frac{(1.6 \times 10^{-19})(0.75 \times 10^{-4})^2 (10^{16})}{2(11.7)(8.85 \times 10^{-14})} = 4.35 \text{ V}$$

The built-in potential barrier is

$$V_{bi} = V_t \ln \left( \frac{N_a N_d}{n_i^2} \right) = (0.0259) \ln \left[ \frac{(10^{18})(10^{16})}{(1.5 \times 10^{10})^2} \right] = 0.814 \text{ V}$$

The pinchoff voltage, from Equation (13.4), is then found as

$$V_p = V_{bi} - V_{p0} = 0.814 - 4.35 = -3.54 \text{ V}$$

#### Comment

The pinchoff voltage, or gate-to-source voltage to achieve pinchoff, for the n-channel depletion mode device is a negative quantity as we have said.

#### EXERCISE PROBLEM

Ex 13.1 A silicon n-channel JFET at T=300 K has a gate doping concentration of  $N_a=10^{18}$  cm<sup>-3</sup> and a channel doping concentration of  $N_d=2\times10^{16}$  cm<sup>-3</sup>. Determine the metallurgical channel thickness, a, such that the pinchoff voltage is  $V_p=-2.50$  V. (und  $v_0v_0=p$  'suv)

The pinchoff voltage is the gate-to-source voltage that must be applied to turn the JFET off and so must be within the voltage range of the circuit design. The magnitude of the pinchoff voltage must also be less than the breakdown voltage of the junction.

**p-channel pn JFET** Figure 13.10b shows a p-channel JFET with the same basic geometry as the n-channel JFET we considered. The induced depletion region for the one-sided  $n^+p$  junction is again denoted by h and is given by

$$h = \left[\frac{2\epsilon_s(V_{bi} + V_{GS})}{eN_a}\right]^{1/2} \tag{13.5}$$

For a reverse-biased  $n^+p$  junction,  $V_{GS}$  must be positive. The internal pinchoff voltage is again defined to be the total pn junction voltage to achieve pinchoff, so that when h = a we have

$$a = \left[\frac{2\epsilon_s V_{p0}}{eN_c}\right]^{1/2} \tag{13.6}$$

or

$$V_{p0} = \frac{ea^2N_q}{2\epsilon_s} \tag{13.7}$$

The internal pinchoff voltage for the p-channel device is also defined to be a positive quantity.

The pinchoff voltage is again defined as the gate-to-source voltage to achieve the pinchoff condition. For the p-channel depletion mode device, we have, from Equation (13.5), at pinchoff

$$V_{bi} + V_p = V_{p0}$$
 or  $V_p = V_{p0} - V_{bi}$  (13.8)

The pinchoff voltage for a p-channel depletion mode JFET is a positive quantity.

Objective: Design the channel doping concentration and metallurgical channel thickness to achieve a given pinchoff voltage.

DESIGN EXAMPLE 13.2

Consider a silicon p-channel pn JFET at T = 300 K. Assume that the gate doping concentration is  $N_d = 10^{18}$  cm<sup>-3</sup>. Determine the channel doping concentration and channel thickness so that the pinchoff voltage is  $V_p = 2.25$  V.

#### **■ Solution**

There is not a unique solution to this design problem. We will pick a channel doping concentration of  $N_a = 2 \times 10^{16} \, \mathrm{cm}^{-3}$  and determine the channel thickness. The built-in potential barrier is

$$V_{bi} = V_t \ln \left( \frac{N_a N_d}{n_i^2} \right) = (0.0259) \ln \left[ \frac{(2 \times 10^{16})(10^{18})}{(1.5 \times 10^{10})^2} \right] = 0.832 \text{ V}$$

From Equation (13.8), the internal pinchoff voltage must be

$$V_{p0} = V_{bi} + V_p = 0.832 + 2.25 = 3.08 \text{ V}$$

and from Equation (13.6), the channel thickness can be determined as

$$a = \left[\frac{2\epsilon_s V_{p0}}{eN_a}\right]^{1/2} = \left[\frac{2(11.7)(8.85 \times 10^{-14})(3.08)}{(1.6 \times 10^{-19})(2 \times 10^{16})}\right]^{1/2} = 0.446 \ \mu\text{m}$$

#### Comment

If the channel doping concentration chosen were larger, the required channel thickness would decrease; a very small value of channel thickness would be difficult to fabricate within reasonable tolerance limits.

#### EXERCISE PROBLEM

Ex 13.2 The n<sup>+</sup>p junction of a uniformly doped silicon p-channel JFET at T = 300 K has doping concentrations of  $N_d = 10^{18}$  cm<sup>-3</sup> and  $N_a = 10^{16}$  cm<sup>-3</sup>. The metallurgical channel thickness is  $a = 0.40 \mu m$ . Determine the internal pinchoff voltage and the pinchoff voltage of the JFET.

Also, we will see later that if the channel doping concentration were smaller the current capability of the device would decrease. There are definite tradeoffs to be considered in any design problem.

We have determined the pinchoff voltage for both n-channel and p-channel JFETs when the drain-to-source voltage is zero. Now consider the case when both gate and drain voltages are applied. The depletion region width will vary with distance through the channel. Figure 13.11 shows the simplified geometry for an n-channel device. The depletion width  $h_1$  at the source end is a function of  $V_{bi}$  and  $V_{GS}$  but is not a function of drain voltage. The depletion width at the drain terminal is given by

$$h_2 = \left[ \frac{2\epsilon_s (V_{bi} + V_{DS} - V_{GS})}{eN_d} \right]^{1/2}$$
 (13.9)

Again, we must keep in mind that  $V_{GS}$  is a negative quantity for the n-channel device.



**Figure 13.11** | Simplified geometry of an n-channel pn JFET.

Pinchoff at the drain terminal occurs when  $h_2 = a$ . At this point we reach what is known as the saturation condition; thus, we can write that  $V_{DS} = V_{DS}(\text{sat})$ . Then

$$a = \left[\frac{2\epsilon_s(V_{bi} + V_{DS}(\text{sat}) - V_{GS})}{eN_d}\right]^{1/2}$$
(13.10)

This can be rewritten as

$$V_{bi} + V_{DS}(\text{sat}) - V_{GS} = \frac{ea^2N_d}{2\epsilon_s} = V_{p0}$$
 (13.11)

or

$$V_{DS}(\text{sat}) = V_{p0} - (V_{bi} - V_{GS})$$
 (13.12)

Equation (13.12) gives the drain-to-source voltage to cause pinchoff at the drain terminal. The drain-to-source saturation voltage decreases with increasing reverse-biased gate-to-source voltage. We may note that Equation (13.12) has no meaning if  $|V_{GS}| > |V_p|$ .

In a p-channel JFET, the voltage polarities are the reverse of those in the n-channel device. We can show that, in the p-channel JFET at saturation,

$$V_{SD}(\text{sat}) = V_{p0} - (V_{bi} + V_{GS})$$
 (13.13)

where now the source is positive with respect to the drain.

# 13.2.2 Ideal DC Current-Voltage Relationship—Depletion Mode JFET

The derivation of the ideal current–voltage relation of the JFET is somewhat tedious, and the resulting equations are cumbersome in hand calculations. Before we go through this derivation, consider the following expression, which is a good approximation

to the I–V characteristics when the JFET is biased in the saturation region. This equation is used extensively in JFET applications and is given by

$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_p} \right)^2 \tag{13.14}$$

where  $I_{DSS}$  is the saturation current when  $V_{GS} = 0$ . At the end of this section, we compare the approximation given by Equation (13.14) and the ideal current–voltage equation that we have derived.

**I–V Derivation** The ideal current–voltage relationship of the JFET is derived by starting with Ohm's law. Consider an n-channel JFET with the geometry shown in Figure 13.11. We are considering half of the two-sided symmetrical geometry. The differential resistance of the channel at a point *x* in the channel is

$$dR = \frac{\rho dx}{A(x)} \tag{13.15}$$

where  $\rho$  is the resistivity and A(x) is the cross-sectional area. If we neglect the minority carrier holes in the n channel, the channel resistivity is

$$\rho = \frac{1}{e\mu_n N_d} \tag{13.16}$$

The cross-sectional area is given by

$$A(x) = [a - h(x)] W (13.17)$$

where W is the channel width. Equation (13.15) can now be written as

$$dR = \frac{dx}{e\mu_n N_d [a - h(x)] W}$$
(13.18)

The differential voltage across a differential length dx can be written as

$$dV(x) = I_{D1} dR(x) (13.19)$$

where the drain current  $I_{D1}$  is constant through the channel. Substituting Equation (13.18) into Equation (13.19), we have

$$dV(x) = \frac{I_{D1} dx}{e\mu_n N_d W[a - h(x)]}$$
(13.20a)

or

$$I_{D1}dx = e\mu_n N_d W[a - h(x)] dV(x)$$
 (13.20b)

The depletion width h(x) is given by

$$h(x) = \left\{ \frac{2\epsilon_{s}[V(x) + V_{bi} - V_{GS}]}{eN_{d}} \right\}^{1/2}$$
 (13.21)

where V(x) is the potential in the channel due to the drain-to-source voltage. Solving for V(x) in Equation (13.21) and taking the differential, we have

$$dV(x) = \frac{eN_d h(x) dh(x)}{\epsilon_s}$$
 (13.22)

Then Equation (13.20b) becomes

$$I_{D1} dx = \frac{\mu_n (eN_d)^2 W}{\epsilon_s} \left[ ah(x) dh(x) - h(x)^2 dh(x) \right]$$
 (13.23)

The drain current  $I_{D1}$  is found by integrating Equation (13.23) along the channel length. Assuming the current and mobility are constant through the channel, we obtain

$$I_{D1} = \frac{\mu_n (eN_d)^2 W}{\epsilon_s L} \left[ \int_{h_1}^{h_2} ah \ dh - \int_{h_1}^{h_2} h^2 dh \right]$$
 (13.24)

or

$$I_{D1} = \frac{\mu_n (eN_d)^2 W}{\epsilon_* L} \left[ \frac{a}{2} (h_2^2 - h_1^2) - \frac{1}{3} (h_2^3 - h_1^3) \right]$$
(13.25)

Noting that

$$h_2^2 = \frac{2\epsilon_s (V_{DS} + V_{bi} - V_{GS})}{eN_d}$$
 (13.26a)

$$h_1^2 = \frac{2\epsilon_s(V_{bi} - V_{GS})}{eN_d} \tag{13.26b}$$

and

$$V_{p0} = \frac{ea^2 N_d}{2\epsilon_s} \tag{13.26c}$$

Equation (13.25) can be written as

$$I_{D1} = \frac{\mu_n (eN_d)^2 Wa^3}{2\epsilon_s L} \left[ \frac{V_{DS}}{V_{p0}} - \frac{2}{3} \left( \frac{V_{DS} + V_{bi} - V_{GS}}{V_{p0}} \right)^{3/2} + \frac{2}{3} \left( \frac{V_{bi} - V_{GS}}{V_{p0}} \right)^{3/2} \right]$$
(13.27)

We may define

$$I_{P1} \equiv \frac{\mu_n (eN_d)^2 W a^3}{6\epsilon_s L} \tag{13.28}$$

where  $I_{P1}$  is called the pinchoff current. Equation (13.27) becomes

$$I_{D1} = I_{P1} \left[ 3 \left( \frac{V_{DS}}{V_{p0}} \right) - 2 \left( \frac{V_{DS} + V_{bi} - V_{GS}}{V_{p0}} \right)^{3/2} + 2 \left( \frac{V_{bi} - V_{GS}}{V_{p0}} \right)^{3/2} \right]$$
(13.29)

Equation (13.29) is valid for  $0 \le |V_{GS}| \le |V_p|$  and  $0 \le V_{DS} \le V_{DS}$  (sat). The pinchoff current  $I_{P1}$  would be the maximum drain current in the JFET if the zero-biased depletion regions could be ignored or if  $V_{GS}$  and  $V_{bi}$  were both zero.

Equation (13.29) is the current–voltage relationship for the one-sided n-channel JFET in the nonsaturation region. For the two-sided symmetrical JFET shown in Figure 13.9a, the total drain current would be  $I_{D2} = 2I_{D1}$ .

Equation (13.27) can also be written as

$$I_{D1} = G_{01} \left\{ V_{DS} - \frac{2}{3} \sqrt{\frac{1}{V_{p0}}} \left[ (V_{DS} + V_{bi} - V_{GS})^{3/2} - (V_{bi} - V_{GS})^{3/2} \right] \right\}$$
(13.30)

where

$$G_{01} = \frac{\mu_n (eN_d)^2 Wa^3}{2\epsilon_s L V_{p0}} = \frac{e\mu_n N_d Wa}{L} = \frac{3I_{P1}}{V_{p0}}$$
(13.31)

The channel conductance is defined as

$$g_d = \left. \frac{\partial I_{D1}}{\partial V_{DS}} \right|_{V_{DS} \to 0} \tag{13.32}$$

Taking the derivative of Equation (13.30) with respect to  $V_{DS}$ , we obtain

$$g_d = \frac{\partial I_{D1}}{\partial V_{DS}} \Big|_{V_{DS} \to 0} = G_{01} \left[ 1 - \left( \frac{V_{bi} - V_{GS}}{V_{p0}} \right)^{1/2} \right]$$
 (13.33)

We may note from Equation (13.33) that  $G_{01}$  would be the conductance of the channel if both  $V_{bi}$  and  $V_{GS}$  were zero. This condition would exist if no space charge regions existed in the channel. We may also note, from Equation (13.33), that the channel conductance is modulated or controlled by the gate voltage. This channel conductance modulation is the basis of the field-effect phenomenon.

We have shown that the drain becomes pinched off, for the n-channel JFET, when

$$V_{DS} = V_{DS}(\text{sat}) = V_{p0} - (V_{bi} - V_{GS})$$
 (13.34)

In the saturation region, the saturation drain current is determined by setting  $V_{DS} = V_{DS}(\text{sat})$  in Equation (13.29) so that

$$I_{D1} = I_{D1}(\text{sat}) = I_{P1} \left\{ 1 - 3 \left( \frac{V_{bi} - V_{GS}}{V_{p0}} \right) \left[ 1 - \frac{2}{3} \sqrt{\frac{V_{bi} - V_{GS}}{V_{p0}}} \right] \right\}$$
(13.35)

The ideal saturation drain current is independent of the drain-to-source voltage. Figure 13.12 shows the ideal current–voltage characteristics of a silicon n-channel JFET.

Objective: Calculate the maximum current in an n-channel JFET.

**EXAMPLE 13.3** 

Consider a silicon n-channel JFET at T=300 K with the following parameters:  $N_a=10^{18}$  cm<sup>-3</sup>,  $N_d=10^{16}$  cm<sup>-3</sup>, a=0.75  $\mu$ m, L=10  $\mu$ m, W=30  $\mu$ m, and  $\mu_n=1000$  cm<sup>2</sup>/V-s.

#### **■ Solution**

The pinchoff current from Equation (13.28) becomes

$$I_{P1} = \frac{(1000)[(1.6 \times 10^{-19})(10^{16})]^2 (30 \times 10^{-4})(0.75 \times 10^{-4})^3}{6(11.7)(8.85 \times 10^{-14})(10 \times 10^{-4})} = 0.522 \text{ mA}$$

We also have from Example 13.1 that  $V_{bi} = 0.814 \text{ V}$  and  $V_{p0} = 4.35 \text{ V}$ . The maximum current occurs when  $V_{GS} = 0$ , so from Equation (13.35)

$$I_{D1}(\max) = I_{P1} \left\{ 1 - 3 \left( \frac{V_{bi}}{V_{p0}} \right) \left[ 1 - \frac{2}{3} \sqrt{\frac{V_{bi}}{V_{p0}}} \right] \right\}$$
 (13.36)

or

$$I_{D1}(\text{max}) = (0.522) \left\{ 1 - 3 \left( \frac{0.814}{4.35} \right) \left[ 1 - \frac{2}{3} \sqrt{\frac{0.814}{4.35}} \right] \right\} = 0.313 \text{ mA}$$

#### Comment

The maximum current through the JFET is less than the pinchoff current  $I_{P1}$ .

#### EXERCISE PROBLEM

Ex 13.3 Consider an n-channel silicon pn JFET with parameters  $N_a = 10^{18}$  cm<sup>-3</sup>,  $N_d = 10^{16}$  cm<sup>-3</sup>, a = 0.40  $\mu$ m, L = 5  $\mu$ m, W = 50  $\mu$ m, and  $\mu_n = 900$  cm<sup>2</sup>/V-s. Calculate the pinchoff current  $I_{P1}$  and the maximum drain current  $I_{D1}$  (sat) for  $V_{GS} = 0$ . [ $\eta \in \Gamma$ :77 = ( $\eta \in \Gamma$ )  $\Gamma$  [ $\eta \in \Gamma$ ] ' $\Psi \in \Gamma$ ] " $\Psi \in \Gamma$  [ $\eta \in \Gamma$ ] " $\Psi \in \Gamma$ ]

The maximum saturation current calculated in this example is considerably less than that shown in Figure 13.12 because of the big difference in the width-to-length ratios. Once the pinchoff voltage of JFET has been designed, the channel width W is the primary design variable for determining the current capability of a device.

**Summary** Equations (13.29) and (13.35) are rather cumbersome to use in any hand calculations. We may show that, in the saturation region, the drain current is given to a good approximation by Equation (13.14), stated at the beginning of this section as

$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_p} \right)^2$$

The current  $I_{DSS}$  is the maximum drain current and is the same as  $I_{D1}$  (max) in Equation (13.36). The parameter  $V_{GS}$  is the gate-to-source voltage and  $V_p$  is the pinchoff



Figure 13.12 | Ideal current–voltage characteristics of a silicon n-channel JFET with  $a=1.5 \mu \text{m}$ , W/L=170, and  $N_d=2.5 \times 10^{15} \text{ cm}^{-3}$ . (From Yang [22].)



Figure 13.13 | Comparison of Equations (13.14) and (13.35) for the  $I_D$  versus  $V_{GS}$  characteristics of a JFET biased in the saturation region.

voltage. We may note that, for n-channel depletion mode JFET, both  $V_{GS}$  and  $V_p$  are negative and, for the p-channel depletion mode device, both are positive. Figure 13.13 shows the comparison between Equations (13.14) and (13.35).

### 13.2.3 Transconductance

The transconductance is the transistor gain of the JFET; it indicates the amount of control the gate voltage has on the drain current. The transconductance is defined as

$$g_m = \frac{\partial I_D}{\partial V_{GS}} \tag{13.37}$$

Using the expressions for the ideal drain current derived in the last section, we can write the expressions for the transconductance.

The drain current for an n-channel depletion mode device in the nonsaturation region is given by Equation (13.29). We can then determine the transconductance of the transistor in the same region as

$$g_{mL} = \frac{\partial I_{D1}}{\partial V_{GS}} = \frac{3I_{P1}}{V_{p0}} \sqrt{\frac{V_{bi} - V_{GS}}{V_{p0}}} \left[ \sqrt{\left(\frac{V_{DS}}{V_{bi} - V_{GS}}\right) + 1} - 1 \right]$$
(13.38)

Taking the limit as  $V_{DS}$  becomes small, the transconductance becomes

$$g_{mL} \approx \frac{3I_{P1}}{2V_{p0}} \cdot \frac{V_{DS}}{\sqrt{V_{p0}(V_{bi} - V_{GS})}}$$
 (13.39)

We can also write Equation (13.39) in terms of the conductance parameter  $G_{01}$  as

$$g_{mL} = \frac{G_{01}}{2} \cdot \frac{V_{DS}}{\sqrt{V_{p0}(V_{bi} - V_{GS})}}$$
(13.40)

The ideal drain current in the saturation region for the JFET is given by Equation (13.35). The transconductance in the saturation region is then found to be

$$g_{ms} = \frac{\partial I_{D1}(\text{sat})}{\partial V_{GS}} = \frac{3I_{P1}}{V_{p0}} \left( 1 - \sqrt{\frac{V_{bi} - V_{GS}}{V_{p0}}} \right) = G_{01} \left( 1 - \sqrt{\frac{V_{bi} - V_{GS}}{V_{p0}}} \right)$$
(13.41a)

Using the current–voltage approximation given by Equation (13.14), we can also write the transconductance as

$$g_{ms} = \frac{-2I_{DSS}}{V_p} \left( 1 - \frac{V_{GS}}{V_p} \right)$$
 (13.41b)

Since  $V_p$  is negative for the n-channel JFET,  $g_{ms}$  is positive.

#### **EXAMPLE 13.4**

Objective: Determine the maximum transconductance of an n-channel depletion mode JFET biased in the saturation region.

Consider the silicon JFET described in Example 13.3. We had calculated  $I_{P1} = 0.522$  mA,  $V_{bi} = 0.814$  V, and  $V_{p0} = 4.35$  V.

#### ■ Solution

The maximum transconductance occurs when  $V_{GS} = 0$ . Then Equation (13.41a) can be written as

$$g_{ms}(\text{max}) = \frac{3I_{P1}}{V_{p0}} \left( 1 - \sqrt{\frac{V_{bi}}{V_{p0}}} \right) = \frac{3(0.522)}{4.35} \left( 1 - \sqrt{\frac{0.814}{4.35}} \right) = 0.204 \text{ mA/V}$$

#### Comment

The saturation transconductance is a function of  $V_{GS}$  and becomes zero when  $V_{GS} = V_P$ .

#### EXERCISE PROBLEM

Ex 13.4 Determine the maximum transconductance of the n-channel JFET described in Exercise Problem Ex 13.3.

$$[VAm 90I.0 = (x_{Bm})_{sng} .snA]$$

The experimental transconductance may deviate from this ideal expression due to a source series resistance. This effect will be considered later in the discussion of the small signal model of the JFET.

#### **13.2.4** The MESFET

So far in our discussion, we have explicitly considered the pn JFET. The MESFET is the same basic device except that the pn junction is replaced by a Schottky barrier rectifying junction. The simplified MESFET geometry is shown in Figure 13.9b. MESFETs are usually fabricated in gallium arsenide. We will neglect any depletion region that may exist between the n channel and the substrate. We have also limited our discussion to depletion mode devices, wherein a gate-to-source voltage is applied to turn the transistor off. Enhancement mode GaAs MESFETs can be fabricated—their basic operation is discussed in Section 13.1.2. We can also consider enhancement mode GaAs pn JFETs.

Since the electron mobility in GaAs is much larger than the hole mobility, we will concentrate our discussion on n-channel GaAs MESFETs or JFETs. The definition of internal pinchoff voltage, given by Equation (13.3), also applies to these devices. In considering the enhancement mode JFET, the term threshold voltage is commonly used in place of pinchoff voltage. For this reason, we shall use the term threshold voltage in our discussion of MESFETs.

For the n-channel MESFET, the threshold voltage is defined from Equation (13.4) as

$$V_{bi} - V_T = V_{p0}$$
 or  $V_T = V_{bi} - V_{p0}$  (13.42)

For an n-channel depletion mode JFET,  $V_T < 0$ , and for the enhancement mode device,  $V_T > 0$ . We can see from Equation (13.42) that  $V_{bi} > V_{p0}$  for an enhancement mode n-channel JFET.

Objective: Determine the channel thickness of a GaAs MESFET to achieve a specified threshold voltage.

DESIGN EXAMPLE 13.5

Consider an n-channel GaAs MESFET at T=300 K with a gold Schottky barrier contact. Assume the barrier height is  $\phi_{Bn}=0.89$  V. The n-channel doping is  $N_d=2\times 10^{15}$  cm<sup>-3</sup>. Design the channel thickness such that  $V_T=+0.25$  V.

#### **■ Solution**

We find that

$$\phi_n = V_t \ln \left( \frac{N_c}{N_d} \right) = (0.0259) \ln \left( \frac{4.7 \times 10^{17}}{2 \times 10^{15}} \right) = 0.141 \text{ V}$$

The built-in potential barrier is then

$$V_{hi} = \phi_{Bn} - \phi_n = 0.89 - 0.141 = 0.749 \text{ V}$$

The threshold voltage, from Equation (13.42), is

$$V_T = V_{bi} - V_{p0}$$

or

$$V_{p0} = V_{bi} - V_T = 0.749 - 0.25 = 0.499 \text{ V}$$

Now

$$V_{p0} = \frac{ea^2N_d}{2\epsilon_s}$$

or

$$0.499 = \frac{a^2 (1.6 \times 10^{-19}) (2 \times 10^{15})}{2(13.1) (8.85 \times 10^{-14})}$$

The channel thickness is then

$$a = 0.601 \, \mu \text{m}$$

#### Comment

For this enhancement mode n-channel MESFET, the internal pinchoff voltage is less than the built-in potential barrier. A smaller channel thickness would result in a larger threshold voltage.

#### EXERCISE PROBLEM

Ex 13.5 Consider an n-channel GaAs MESFET with a gate barrier height of  $\phi_{Bn} = 0.85 \text{ V}$ . The channel doping concentration is  $N_d = 5 \times 10^{15} \text{ cm}^{-3}$  and the channel thickness is  $a = 0.40 \ \mu\text{m}$ . Calculate the internal pinchoff voltage and the threshold voltage.  $(\Lambda \ 081^{\circ}0 = {}^{1}\Lambda \ \Lambda \ 0755^{\circ}0 = {}^{0d}\Lambda \ \text{su} \forall)$ 

The design of enhancement mode JFETs implies the use of narrow channel thicknesses and low channel doping concentrations to achieve this condition. The precise control of the channel thickness and doping concentration necessary to achieve internal pinchoff voltages of a few tenths of a volt makes the fabrication of enhancement mode MESFETs difficult.

#### **EXAMPLE 13.6**

Objective: Calculate the forward-bias gate voltage required in an n-channel GaAs enhancement mode pn JFET to open up a channel.

Consider a GaAs n-channel pn JFET at T=300 K with  $N_a=10^{18}$  cm<sup>-3</sup>,  $N_d=3\times10^{15}$  cm<sup>-3</sup>, and  $a=0.70~\mu$ m. Determine the forward-bias gate voltage required to open a channel region that is  $0.10~\mu$ m thick with zero drain voltage.

#### **■ Solution**

The built-in potential barrier is

$$V_{bi} = V_t \ln \left( \frac{N_a N_d}{n_i^2} \right) = (0.0259) \ln \left[ \frac{(10^{18})(3 \times 10^{15})}{(1.8 \times 10^6)^2} \right] = 1.25 \text{ V}$$

The internal pinchoff voltage is

$$V_{p0} = \frac{ea^2 N_d}{2\epsilon_s} = \frac{(1.6 \times 10^{-19})(0.7 \times 10^{-4})^2(3 \times 10^{15})}{2(13.1)(8.85 \times 10^{-14})} = 1.01 \text{ V}$$

which gives a threshold voltage of

$$V_T = V_{bi} - V_{p0} = 0.24 \text{ V}$$

The channel depletion width is given by Equation (13.1). Setting  $h = 0.60 \mu m$  will yield an undepleted channel thickness of  $0.1 \mu m$ . Solving for  $V_{GS}$ , we obtain

$$V_{GS} = V_{bi} - \frac{eh^2 N_d}{2\epsilon_s} = 1.25 - \frac{(1.6 \times 10^{-19})(0.6 \times 10^{-4})^2 (3 \times 10^{15})}{2(13.1)(8.85 \times 10^{-14})}$$
  
= 1.25 - 0.745 = 0.50 V

#### Comment

An applied gate voltage of 0.50 V is greater than the threshold voltage, so the induced depletion region will be smaller than the metallurgical channel thickness. An n-channel region is

then formed between the source and drain contacts. The forward-bias gate voltage must not be too large or an undesirable gate current will be present in the device.

#### EXERCISE PROBLEM

**Ex 13.6** An n-channel GaAs MESFET has a gate barrier height of  $\phi_{Bn} = 0.89 \text{ V}$ . The channel doping concentration is  $N_d = 10^{16} \text{ cm}^{-3}$ . What channel thickness is required to yield a threshold voltage of  $V_T = 0.25 \text{ V}$ ? ( $\text{und } 082^{\circ}0 = p^{\circ}\text{suy}$ )

Ideally, the I–V characteristics of the enhancement mode device are the same as the depletion mode device—the only real difference is the relative values of the internal pinchoff voltage. The current in the saturation region is given by Equation (13.35) as

$$I_{D1} = I_{D1}(\text{sat}) = I_{P1} \left\{ 1 - 3 \left( \frac{V_{bi} - V_{GS}}{V_{p0}} \right) \left[ 1 - \frac{2}{3} \sqrt{\frac{V_{bi} - V_{GS}}{V_{p0}}} \right] \right\}$$

The threshold voltage for the n-channel device is defined in Equation (13.42) as  $V_T = V_{bi} - V_{p0}$ , so we can also write

$$V_{bi} = V_T + V_{p0} (13.43)$$

Substituting this expression for  $V_{bi}$  into Equation (13.35), we obtain

$$I_{D1}(\text{sat}) = I_{P1} \left\{ 1 - 3 \left[ 1 - \left( \frac{V_{GS} - V_T}{V_{p0}} \right) \right] + 2 \left[ 1 - \left( \frac{V_{GS} - V_T}{V_{p0}} \right) \right]^{3/2} \right\}$$
(13.44)

Equation (13.44) is valid for  $V_{GS} \ge V_T$ .

When the transistor first turns on, we have  $(V_{GS} - V_T) \ll V_{p0}$ . Equation (13.44) can then be expanded into a Taylor series and we obtain

$$I_{D1}(\text{sat}) \approx I_{P1} \left[ \frac{3}{4} \left( \frac{V_{GS} - V_T}{V_{p0}} \right) \right]^2$$
 (13.45)

Substituting the expressions for  $I_{P1}$  and  $V_{p0}$ , Equation (13.45) becomes

$$I_{D1}(\text{sat}) = \frac{\mu_n \epsilon_s W}{2aL} (V_{GS} - V_T)^2 \quad \text{for } V_{GS} \ge V_T$$
 (13.46)

We can now write Equation (13.46) as

$$I_{D1}(\text{sat}) = k_n (V_{GS} - V_T)^2$$
 (13.47)

where

$$k_n = \frac{\mu_n \, \epsilon_s \, W}{2aL} \tag{13.48}$$

The factor  $k_n$  is called a *conduction parameter*. The form of Equation (13.47) is the same as for a MOSFET.



Figure 13.14 | Experimental and theoretical  $\sqrt{I_D}$  versus  $V_{GS}$  characteristics of an enhancement mode JFET.

The square root of Equation (13.47), or  $\sqrt{I_{D1}}$ (sat) versus  $V_{GS}$ , is plotted as the ideal dotted curve shown in Figure 13.14. The ideal curve intersects the voltage axis at the threshold voltage,  $V_T$ . The solid line shows an experimental plot. Equation (13.46) does not describe the experimental results well near the threshold voltage. The ideal current–voltage relationship is derived assuming an abrupt depletion approximation for the pn junction. However, when the depletion region extends almost through the channel, a more accurate model of the space charge region must be used to more accurately predict the drain current characteristics near threshold. We consider the subthreshold conduction in Section 13.3.3.

## DESIGN EXAMPLE 13.7

Objective: Design the channel width of an n-channel GaAs enhancement-mode pn JFET to produce a specified current for a given bias.

Consider the GaAs JFET described in Example 13.6. In addition, assume  $\mu_n = 8000 \text{ cm}^2/\text{V-s}$  and  $L = 1.2 \mu\text{m}$ . Design the width such that  $I_{D1} = 75 \mu\text{A}$  with an applied voltage of  $V_{GS} = 0.5 \text{ V}$ .

#### **■ Solution**

In the saturation region, the current is given by

$$I_{D1} = k_n (V_{GS} - V_T)^2$$

or

$$75 \times 10^{-6} = k_n(0.5 - 0.24)^2$$

The conduction parameter is then

$$k_n = 1.109 \text{ mA/V}^2$$

The conduction parameter, from Equation (13.48), is given by

$$k_n = \frac{\mu_n \epsilon_s W}{2aL}$$

or

$$1.109 \times 10^{-3} = \frac{(8000)(13.1)(8.85 \times 10^{-14})(W)}{2(0.70 \times 10^{-4})(1.2 \times 10^{-4})}$$

The required channel width is then

$$W = 20.1 \, \mu \text{m}$$

#### Comment

The saturation current will obviously increase if  $V_{GS}$  is increased or if the width of the transistor is increased.

#### EXERCISE PROBLEM

Ex 13.7 Consider the GaAs MESFET described in Exercise Problem Ex 13.5. In addition, assume  $\mu_n = 7000 \text{ cm}^2/\text{V-s}$ ,  $L = 0.8 \ \mu\text{m}$ , and  $W = 25 \ \mu\text{m}$ . Calculate the conduction parameter  $k_n$  and the current  $I_{D1}$  (sat) for  $V_{GS} = 0.50 \text{ V}$ .

[Am 
$$\xi 2\xi.0 = (\text{sat})^{-1} I_{DI}(\text{sat}) = 3.17 \text{ mA/Am} / I_{DI}(\text{sat})$$

The transconductance of the enhancement mode device operating in the saturation region can also be derived. Using Equation (13.47), we can write

$$g_{ms} = \frac{\partial I_{D1}(\text{sat})}{\partial V_{GS}} = 2k_n(V_{GS} - V_T)$$
(13.49)

The transconductance increases as  $V_{GS}$  increases for the enhancement mode device as it did for the depletion mode device.

#### **TEST YOUR UNDERSTANDING**

- **TYU 13.1** Consider a GaAs pn junction n-channel FET. The p<sup>+</sup> gate doping concentration is  $N_a = 5 \times 10^{18}$  cm<sup>-3</sup> and the n-channel doping concentration is  $N_d = 5 \times 10^{15}$  cm<sup>-3</sup>. The zero-bias depletion width is to be 1.2a; that is, the channel is completely depleted at zero bias. Determine the value of a and the pinchoff voltage. ( $\Lambda L6\varepsilon \cdot 0 + = {}^d \Lambda \text{ 'um' } \varepsilon \cdot 1 \le 0 = v \cdot \text{suV}$ )
- TYU 13.2 The pinchoff current  $I_{P1}$  given by Equation (13.28) and the pinchoff voltage given by Equation (13.26c) also apply to a p-channel JFET in which  $\mu_n$  is replaced by  $\mu_p$  and  $N_d$  is replaced by  $N_a$ . Assume a p-channel silicon JFET has the following parameters:  $N_d = 5 \times 10^{18}$  cm<sup>-3</sup>,  $N_a = 2 \times 10^{16}$  cm<sup>-3</sup>, a = 0.50  $\mu$ m, L = 5  $\mu$ m, W = 40  $\mu$ m, and  $\mu_p = 400$  cm<sup>2</sup>/V-s. Calculate the pinchoff current  $I_{P1}$  and the maximum drain current  $I_{D1}$ (sat) for  $V_{GS} = 0$ . [Yw 957:0 = (185)]<sup>1</sup>Q1 'Yw 659:0 =  $1^d I$  'swY]

# \*13.3 | NONIDEAL EFFECTS

As with any semiconductor device, there are nonideal effects that will change the ideal device characteristics. In all of the previous discussions, we have considered an ideal transistor with a constant channel length and constant mobility; we have also

neglected gate currents. However, when a JFET is biased in the saturation region, the effective electrical channel length is a function of  $V_{DS}$ . This nonideal effect is called channel length modulation. In addition, when a transistor is biased near or in the saturation region, the electric field in the channel can become large enough so that the majority carriers reach their saturation velocity. At this point, the mobility is no longer a constant. The magnitude of the gate current will affect the input impedance, which may need to be taken into account in a circuit design.

# 13.3.1 Channel Length Modulation

The expression for the drain current is inversely proportional to the channel length L as given, for example, by Equation (13.27). In deriving the current equations, we have implicitly assumed that the channel length was constant. However, the effective channel length can change. Figure 13.5 shows the space charge region in the channel when the transistor is biased in the saturation region. The neutral n-channel length decreases as  $V_{DS}$  increases; thus, the drain current will increase. The change in the effective channel length and the corresponding change in drain current is called channel length modulation.

The pinchoff current, Equation (13.28), is modified by the channel length modulation and can be written as

$$I'_{P1} = \frac{\mu_n (eN_d)^2 W a^3}{6\epsilon_s L'}$$
 (13.50)

where

$$L' \approx L - \frac{1}{2} \Delta L \tag{13.51}$$

If we assume the channel depletion region shown in Figure 13.5 extends equally into the channel and drain regions, then as a first approximation, we will include the factor  $\frac{1}{2}$  in the expression for L'.

The drain current can be written as

$$I'_{D1} = I_{D1} \cdot \frac{I'_{P1}}{I_{P1}} = I_{D1} \left( \frac{L}{L - \frac{1}{2} \Delta L} \right)$$
 (13.52)

where  $I_{D1}$  is the ideal drain current predicted by Equation (13.35). Another form of the current–voltage characteristic in the saturation region is given by

$$I'_{D1}(\text{sat}) = I_{D1}(\text{sat})(1 + \lambda V_{DS})$$
 (13.53)

The effective channel length L' supports the  $V_{DS}(\text{sat})$  voltage, and the space charge region length  $\Delta L$  in the channel supports the drain voltage beyond the saturation value. Neglecting charges in the space charge region due to current flow, the depletion length  $\Delta L$  is then, to a first approximation, given by

$$\Delta L = \left[ \frac{2\epsilon_s (V_{DS} - V_{DS}(\text{sat}))}{eN_d} \right]^{1/2}$$
 (13.54)

Since the effective channel length changes with  $V_{DS}$ , the drain current is now a function of  $V_{DS}$ . The small-signal output impedance at the drain terminal can be defined as

$$r_{ds} = \frac{\partial V_{DS}}{\partial I'_{DI}} \approx \frac{\Delta V_{DS}}{\Delta I'_{DI}} \tag{13.55}$$

Objective: Calculate the small-signal output resistance at the drain terminal due to channel length modulation effects.

**EXAMPLE 13.8** 

Consider an n-channel depletion mode silicon JFET with a channel doping of  $N_d = 3 \times 10^{15}$  cm<sup>-3</sup>. Calculate  $r_{ds}$  for the case when  $V_{DS}$  changes from  $V_{DS}(1) = V_{DS}(\text{sat}) + 2.0$  to  $V_{DS}(2) = V_{DS}(\text{sat}) + 2.5$ . Assume  $L = 10 \ \mu\text{m}$  and  $I_{D1} = 4.0 \ \text{mA}$ .

#### **■ Solution**

We have that

$$r_{ds} = \frac{\Delta V_{DS}}{\Delta I'_{D1}} = \frac{V_{DS}(2) - V_{DS}(1)}{\Delta I'_{D1}(2) - I'_{D1}(1)}$$

We can calculate the change in the channel length for the two voltages as

$$\Delta L(2) = \left[ \frac{2\epsilon_s (V_{DS}(2) - V_{DS}(\text{sat}))}{eN_d} \right]^{1/2} = \left[ \frac{2(11.7)(8.85 \times 10^{-14})(2.5)}{(1.6 \times 10^{-19})(3 \times 10^{15})} \right]^{1/2} = 1.04 \ \mu\text{m}$$

and

$$\Delta L(1) = \left[ \frac{2(11.7)(8.85 \times 10^{-14})(2.0)}{(1.6 \times 10^{-19})(3 \times 10^{15})} \right]^{1/2} = 0.929 \ \mu\text{m}$$

The drain currents are then

$$I'_{D1}(2) = I_{D1} \left( \frac{L}{L - \frac{1}{2} \Delta L(2)} \right) = 4.0 \left( \frac{10}{9.48} \right)$$

and

$$I'_{D1}(1) = I_{D1} \left( \frac{L}{L - \frac{1}{2} \Delta L(1)} \right) = 4.0 \left( \frac{10}{9.54} \right)$$

The output resistance can be calculated as

$$r_{ds} = \frac{2.5 - 2.0}{4\left(\frac{10}{9.48}\right) - 4\left(\frac{10}{9.54}\right)} = 18.9 \text{ k}\Omega$$

#### Comment

This value of output resistance is significantly less than the ideal value of infinity.

#### EXERCISE PROBLEM

**Ex 13.8** Repeat Example 13.8 if the channel doping concentration increases to  $N_d = 10^{16} \text{ cm}^{-3}$ . All other parameters remain the same.  $(5397.6\xi = {}^{sp}J.\text{SUV})$ 



Figure 13.15 | Cross section of JFET showing carrier velocity and space charge width saturation effects.

For high-frequency MESFETs, typical channel lengths are on the order of 1  $\mu$ m. Channel length modulation and other effects become very important in short-channel devices.

# 13.3.2 Velocity Saturation Effects

We have seen that the drift velocity of a carrier in silicon saturates with increasing electric field. This velocity saturation effect implies that the mobility is not a constant. For very short channels, the carriers can easily reach their saturation velocity, which changes the I-V characteristics of the JFET.

Figure 13.15 shows the channel region with an applied drain voltage. As the channel narrows at the drain terminal, the velocity of the carriers increases since the current through the channel is constant. The carriers first saturate at the drain end of the channel. The depletion region will reach a saturation thickness, so we can write

$$I_{D1}(\text{sat}) = eN_d v_{\text{sat}}(a - h_{\text{sat}})W \tag{13.56}$$

where  $v_{\text{sat}}$  is the saturation velocity and  $h_{\text{sat}}$  is the saturation depletion width. This saturation effect occurs at a drain voltage smaller than the  $V_{DS}(\text{sat})$  value determined previously. Both  $I_{DS}(\text{sat})$  and  $V_{DS}(\text{sat})$  will be smaller than previously calculated.

Figure 13.16 shows normalized plots of  $I_D$  versus  $V_{DS}$ . Figure 13.16a is for the case of a constant mobility and Figure 13.16b is for the case of velocity saturation. Since the I–V characteristics change when velocity saturation occurs, the transconductance will also change—the transconductance will become smaller; hence, the effective gain of the transistor decreases when velocity saturation occurs.

#### 13.3.3 Subthreshold and Gate Current Effects

The subthreshold current is the drain current in the JFET that exists when the gate voltage is below the pinchoff or threshold value. The subthreshold conduction is shown in Figure 13.14. When the JFET is biased in the saturation region, the drain current varies quadratically with gate-to-source voltage. When  $V_{GS}$  is below the threshold value, the drain current varies exponentially with gate-to-source voltage. Near threshold, the abrupt depletion approximation does not accurately model the channel region: A more detailed potential profile in the space charge region must be used. However, these calculations are beyond the scope of this chapter.

When the gate voltage is approximately 0.5 to 1.0 V below threshold in an n-channel MESFET, the drain current reaches a minimum value and then slowly increases as the gate voltage decreases. The drain current in this region is the gate leakage current. Figure 13.17 is a plot of the drain current versus  $V_{GS}$  for the three regions



Figure 13.16 | Normalized  $I_D$  versus  $V_{DS}$  plots for a constant mobility and field-dependent mobility. (From Sze [19].)



Figure 13.17 | Measured drain current versus  $V_{GS}$  for a GaAs MESFET showing the normal drain current, subthreshold current, and gate leakage current. (From Daring [2].)

of gate voltage. The curve illustrates that the drain current becomes small below threshold, but is not zero. The minimum drain current may need to be accounted for in low-power circuit applications.

# \*13.4 | EQUIVALENT CIRCUIT AND FREQUENCY LIMITATIONS

In order to analyze a transistor circuit, one needs a mathematical model or equivalent circuit of the transistor. One of the most useful models is the small-signal equivalent circuit, which applies to transistors used in linear amplifier circuits. This equivalent circuit will introduce frequency effects in the transistor through the equivalent capacitor—resistor circuits. The various physical factors in the JFET affecting the frequency limitations are considered here and a transistor cutoff frequency, which is a figure of merit, is then defined.

# 13.4.1 Small-Signal Equivalent Circuit

The cross section of an n-channel pn JFET is shown in Figure 13.18, including source and drain series resistances. The substrate may be semi-insulating gallium arsenide or it may be a p<sup>+</sup> type substrate.

Figure 13.19 shows a small-signal equivalent circuit for the JFET. The voltage  $V_{g's'}$  is the internal gate-to-source voltage that controls the drain current. The  $r_{gs}$  and  $C_{gs}$  parameters are the gate-to-source diffusion resistance and junction capacitance, respectively. The gate-to-source junction is reverse biased for depletion mode devices and has only a small forward-bias voltage for enhancement mode devices, so that normally  $r_{gs}$  is large. The parameters  $r_{gd}$  and  $C_{gd}$  are the gate-to-drain resistance and capacitance, respectively. The resistance  $r_{ds}$  is the finite drain resistance, which is a function of the channel length modulation effect. The  $C_{ds}$  capacitance is mainly a drain-to-source parasitic capacitance and  $C_s$  is the drain-to-substrate capacitance.

The ideal small-signal equivalent circuit is shown in Figure 13.20a. All diffusion resistances are infinite, the series resistances are zero, and at low frequency the



Figure 13.18 | Cross section of JFET with source and drain series resistance.



Figure 13.19 | Small-signal equivalent circuit of JFET.





**Figure 13.20** | (a) Ideal low-frequency small-signal equivalent circuit. (b) Ideal equivalent circuit including  $r_s$ .

capacitances become open circuits. The small-signal drain current is now

$$I_{ds} = g_m V_{gs} \tag{13.57}$$

which is a function only of the transconductance and the input-signal voltage.

The effect of the source series resistance can be determined using Figure 13.20b. We have

$$I_{ds} = g_m V_{g's'} (13.58)$$

The relation between  $V_{gs}$  and  $V_{g's'}$  can be found from

$$V_{gs} = V_{g's'} + (g_m V_{g's'}) r_s = (1 + g_m r_s) V_{g's'}$$
(13.59)

Equation (13.58) can then be written as

$$I_{ds} = \left(\frac{g_m}{1 + g_m r_s}\right) V_{gs} = g'_m V_{gs} \tag{13.60}$$

The effect of the source resistance is to reduce the effective transconductance or transistor gain.

Recall that  $g_m$  is a function of the dc gate-to-source voltage, so  $g'_m$  will also be a function of  $V_{GS}$ . Equation (13.41b) is the relation between  $g_m$  and  $V_{GS}$  when the



Figure 13.21 | JFET transconductance versus  $V_{GS}$  (a) without and (b) with a source series resistance.



Figure 13.22 | A small-signal equivalent circuit with capacitance.

transistor is biased in the saturation region. Figure 13.21 shows a comparison between the theoretical and experimental transconductance values using the parameters from Example 13.4 and letting  $r_s = 2000 \Omega$ . (A value of  $r_s = 2000 \Omega$  may seem excessive, but keep in mind that the active thickness of the semiconductor may be on the order of 1  $\mu$ m or less; thus, a large series resistance may result if special care is not taken.)

# 13.4.2 Frequency Limitation Factors and Cutoff Frequency

There are two frequency limitation factors in a JFET. The first is the channel transit time. If we assume a channel length of 1  $\mu$ m and assume carriers are traveling at their saturation velocity, then the transit time is on the order of

$$\tau_t = \frac{L}{v_s} = \frac{1 \times 10^{-4}}{1 \times 10^{+7}} = 10 \text{ ps}$$
 (13.61)

The channel transit time is normally not the limiting factor except in very high frequency devices.

The second frequency limitation factor is the capacitance charging time. Figure 13.22 is a simplified equivalent circuit that includes the primary capacitances and ignores the diffusion resistances. The output current will be the short-circuit current. As the frequency of the input-signal voltage  $V_{gs}$  increases, the impedance of  $C_{gd}$  and  $C_{gs}$  decreases so the current through  $C_{gd}$  will increase. For a constant  $g_mV_{gs}$ , the  $I_{ds}$  current will then decrease. The output current then becomes a function of frequency.

If the capacitance charging time is the limiting factor, then the cutoff frequency  $f_T$  is defined as the frequency at which the magnitude of the input current  $I_i$  is equal to the magnitude of the ideal output current  $g_m V_{gs}$  of the intrinsic transistor. We have,

when the output is short-circuited,

$$I_i = j\omega \left( C_{gs} + C_{gd} \right) V_{gs} \tag{13.62}$$

If we let  $C_G = C_{gs} + C_{gd}$ , then at the cutoff frequency

$$|I_i| = 2\pi f_T C_G V_{gs} = g_m V_{gs} \tag{13.63}$$

or

$$f_T = \frac{g_m}{2\pi C_o} \tag{13.64}$$

From Equation (13.41b), the maximum possible transconductance is

$$g_{ms}$$
 (max) =  $G_{01} = \frac{e\mu_n N_d Wa}{L}$  (13.65)

and the minimum gate capacitance is

$$C_G(\min) = \frac{\epsilon_s WL}{a} \tag{13.66}$$

where *a* is the maximum space charge width. The maximum cutoff frequency can be written as

$$f_T = \frac{e\mu_n N_d a^2}{2\pi\epsilon_s L^2} \tag{13.67}$$

Objective: Calculate the cutoff frequency of a silicon JFET.

**EXAMPLE 13.9** 

Consider a silicon JFET with the following parameters:

$$\mu_n = 1000 \text{ cm}^2/\text{V-s}$$
  $a = 0.60 \ \mu\text{m}$   
 $N_d = 10^{16} \text{ cm}^{-3}$   $L = 5 \ \mu\text{m}$ 

#### **■ Solution**

Substituting the parameters into Equation (13.67), we have

$$f_T = \frac{e\mu_n N_d a^2}{2\pi\epsilon_s L^2} = \frac{(1.6 \times 10^{-19})(1000)(10^{16})(0.6 \times 10^{-4})^2}{2\pi(11.7)(8.85 \times 10^{-14})(5 \times 10^{-4})^2} = 3.54 \text{ GHz}$$

#### Comment

This example shows that even silicon JFETs can have relatively large cutoff frequencies.

#### EXERCISE PROBLEM

**Ex 13.9** The parameters of an n-channel silicon JFET are  $\mu_n = 1000 \text{ cm}^2/\text{V-s}$ ,  $N_d = 5 \times 10^{15} \text{ cm}^{-3}$ ,  $a = 0.50 \mu\text{m}$ , and  $L = 2 \mu\text{m}$ . Determine the cutoff frequency. (ZHO 69'/ =  ${}^{1}f$  SUV)

For gallium arsenide JFETs or MESFETs with very small geometries, the cutoff frequency is even larger. The channel transit time may also become a factor in very high frequency devices, in which case the expression for cutoff frequency would need to be modified.

One application of GaAs FETs is in ultrafast digital integrated circuits. Conventional GaAs MESFET logic gates can achieve propagation delay times in the sub nanosecond range. These delay times are at least comparable to, if not shorter than, fast ECL, but the power dissipation is three orders of magnitude smaller than in the ECL circuits. Enhancement mode GaAs JFETs have been used as drivers in logic circuits, and depletion mode devices may be used as loads. Propagation delay times of as low as 45 ps have been observed. Special JFET structures may be used to further increase the speed. These structures include the modulation-doped field-effect transistor, which is discussed in the following section.

## TEST YOUR UNDERSTANDING

- **TYU 13.3** Consider a p-channel silicon JFET that has parameters  $a=0.50~\mu\text{m}$ ,  $\mu_p=400~\text{cm}^2/\text{V-s}$ ,  $N_a=2\times10^{16}~\text{cm}^{-3}$ , and  $L=4~\mu\text{m}$ . Calculate the cutoff frequency. (ZHO  $L0^\circ \xi={}^L f^\circ \text{suV}$ )
- **TYU 13.4** An n-channel GaAs pn JFET has parameters  $a=0.50~\mu\text{m}$ ,  $L=1~\mu\text{m}$ ,  $N_d=3\times10^{15}~\text{cm}^{-3}$ , and  $\mu_n=6500~\text{cm}^2/\text{V-s}$ . Determine the cutoff frequency. (ZHO  $LOI={}^{2}f$  'SUV)

# \*13.5 | HIGH ELECTRON MOBILITY TRANSISTOR

As frequency needs, power capacity, and low noise performance requirements increase, the gallium arsenide MESFET is pushed to its limit of design and performance. These requirements imply a very small FET with a short channel length, large saturation current, and large transconductance. These requirements are generally achieved by increasing the channel doping under the gate. In all of the devices we have considered, the channel region is in a doped layer of bulk semiconductor with the majority carriers and doping impurities in the same region. The majority carriers experience ionized impurity scattering, which reduces carrier mobility and degrades device performance.

The degradation in mobility and peak velocity in GaAs due to increased doping can be minimized by separating the majority carriers from the ionized impurities. This separation can be achieved in a heterostructure that has an abrupt discontinuity in conduction and valence bands. We considered the basic heterojunction properties in Chapter 9. Figure 13.23 shows the conduction-band energy relative to the Fermi energy of an N-AlGaAs-intrinsic GaAs heterojunction in thermal equilibrium. Thermal equilibrium is achieved when electrons from the wide-bandgap AlGaAs flow into the GaAs and are confined to the potential well. However, the electrons are free to move parallel to the heterojunction interface. In this structure, the majority carrier



**Figure 13.23** | Conduction-band edges for N-AlGaAs–intrinsic GaAs abrupt heterojunction.

electrons in the potential well are now separated from the impurity dopant atoms in the AlGaAs; thus, impurity scattering tends to be minimized.

The FETs fabricated from these heterojunctions are known by several names. The term used here is the high electron mobility transistor (HEMT). Other names include modulation-doped field-effect transistor (MODFET), selectively doped hetero junction field-effect transistor (SDHT), and two-dimensional electron gas field-effect transistor (TEGFET).

## 13.5.1 Quantum Well Structures

Figure 13.23 shows the conduction-band energy of an N-AlGaAs-intrinsic GaAs heterojunction. A two-dimensional surface channel layer of electrons is formed in the thin potential well ( $\sim$ 80Å) in the undoped GaAs. Electron sheet carrier densities on the order of  $10^{12}$  cm<sup>-2</sup> have been obtained. An improvement in the low-field mobility of the carriers moving parallel to the heterojunction is observed since the impurity-scattering effects are reduced. At 300 K, mobilities have been reported in the range of 8500–9000 cm<sup>2</sup>/V-s, whereas GaAs MESFETs doped to  $N_d = 10^{17}$  cm<sup>-3</sup> have low-field mobilities of less than 5000 cm<sup>2</sup>/V-s. The electron mobility in the heterojunction now tends to be dominated by lattice or phonon scattering, so that as the temperature is reduced, the mobility increases rapidly.

Impurity-scattering effects can be further reduced by increasing the separation of the electrons and ionized donor impurities. The electrons in the potential well of the abrupt heterojunction shown in Figure 13.23 are separated from the donor atoms, but are still close enough to be subjected to a coulomb attraction. A thin spacer layer of undoped AlGaAs can be placed between the doped AlGaAs and the undoped GaAs. Figure 13.24 shows the energy-band diagram for this structure. Increasing the



Figure 13.24 | Conduction-band edges for N-AlGaAs—undoped AlGaAs—undoped GaAs heterojunction.

(From Shur [13].)

separation between the carriers and ionized donors increases further the electron mobility, since there is even less coulomb interaction. One disadvantage of this graded heterojunction is that the electron density in the potential well tends to be smaller than in the abrupt junction.

The molecular beam epitaxial process allows the growth of very thin layers of specific semiconductor materials with specific dopings. In particular, a multilayer modulation—doped heterostructure can be formed, as shown in Figure 13.25. Several surface channel layers of electrons are formed in parallel. This structure would be equivalent to increasing the channel electron density, which would increase the current capability of the FET.

# 13.5.2 Transistor Performance

A typical HEMT structure is shown in Figure 13.26. The N-AlGaAs is separated from the undoped GaAs by an undoped AlGaAs spacer. A Schottky contact to the N-AlGaAs forms the gate of the transistor. This structure is a "normal" MODFET. An "inverted" structure is shown in Figure 13.27. In this case the Schottky contact is made to the undoped GaAs layer. The inverted MODFET has been investigated less than the normal structure because the normal structure has yielded superior results.

The density of electrons in the two-dimensional electron gas layer in the potential well can be controlled by the gate voltage. The electric field of the Schottky gate depletes the two-dimensional electron gas layer in the potential well when a



**Figure 13.25** | Multilayer modulation–doped heterostructure.



Figure 13.26 | A "normal" AlGaAs—GaAs HEMT.



Figure 13.27 | An "inverted" GaAs–AlGaAs HEMT. (From Shur [13].)



Figure 13.28 | Energy-band diagram of a normal HEMT (a) with zero gate bias and (b) with a negative gate bias.

sufficiently large negative voltage is applied to the gate. Figure 13.28 shows the energy-band diagrams of the metal–AlGaAs–GaAs structure under zero bias and with a reverse bias applied to the gate. With zero bias, the conduction-band edge in the GaAs is below the Fermi level, implying a large density of the two-dimensional electron gas. With a negative voltage applied to the gate, the conduction-band edge in the GaAs is above the Fermi level, implying that the density of the two-dimensional electron gas is very small and the current in an FET would be essentially zero.

The Schottky barrier depletes the AlGaAs layer from the surface, and the heterojunction depletes the AlGaAs layer from the heterojunction interface. Ideally the device should be designed so that the two depletion regions just overlap to prevent electron conduction through the AlGaAs layer. For depletion mode devices, the depletion layer from the Schottky gate should extend only to the heterojunction depletion layer. For enhancement mode devices, the thickness of the doped AlGaAs layer is smaller and the Schottky gate built-in potential barrier will completely

deplete the AlGaAs layer and the two-dimensional electron gas channel. A positive voltage applied to the gate of the enhancement mode device will turn on the device.

The density of the two-dimensional electron gas in a normal structure can be described using a charge control model. We may write

$$n_s = \frac{\epsilon_N}{q (d + \Delta d)} (V_g - V_{\text{off}})$$
 (13.68)

where  $\epsilon_N$  is the permittivity of the N-AlGaAs,  $d = d_d + d_i$  is the thickness of the doped-plus-undoped AlGaAs layer, and  $\Delta d$  is a correction factor given by

$$\Delta d = \frac{\epsilon_N a}{q} \approx 80 \text{ Å} \tag{13.69}$$

The threshold voltage  $V_{\rm off}$  is given by

$$V_{\text{off}} = \phi_B - \frac{\Delta E_c}{q} - V_{p2} \tag{13.70}$$

where  $\phi_B$  is the Schottky barrier height and  $V_{p2}$  is

$$V_{p2} = \frac{qN_d d_d^2}{2\epsilon_N} \tag{13.71}$$

A negative gate bias will reduce the two-dimensional electron gas concentration. If a positive gate voltage is applied, the density of the two-dimensional electron gas will increase. Increasing the gate voltage will increase the two-dimensional electron gas density until the conduction band of the AlGaAs crosses the Fermi level of the electron gas. Figure 13.29 shows this effect. At this point the gate loses control over the electron gas since a parallel conduction path in the AlGaAs has been formed.



**Figure 13.29** | Energy-band diagram of an enhancement mode HEMT (a) with a slight forward gate voltage, and (b) with a larger forward gate voltage that creates a conduction channel in the AlGaAs. (*From Fritzsche [5].*)

Objective: Determine the two-dimensional electron concentration for an N-AlGaAs-intrinsic GaAs heterojunction.

**EXAMPLE 13.10** 

Consider an N-Al<sub>0.3</sub>Ga<sub>0.7</sub>As layer doped to  $10^{18}$  cm<sup>-3</sup> and having a thickness of 500 Å. Assume an undoped spacer layer of 20 Å. Let  $\phi_B = 0.85$  V and  $\Delta E_c/q = 0.22$  V. The relative dielectric constant of Al<sub>0.3</sub>Ga<sub>0.7</sub>As is  $\epsilon_N = 12.2$ .

#### **■ Solution**

The parameter  $V_{p2}$  is found as

$$V_{p2} = \frac{qN_d d_d^2}{2\epsilon_N} = \frac{(1.6 \times 10^{-19})(10^{18})(500 \times 10^{-8})^2}{2(12.2)(8.85 \times 10^{-14})} = 1.85 \text{ V}$$

Then the threshold voltage is

$$V_{\text{off}} = \phi_B - \frac{\Delta E_c}{q} - V_{p2} = 0.85 - 0.22 - 1.85 = -1.22 \text{ V}$$

The channel electron concentration for  $V_g = 0$  is found from Equation (13.68) to be

$$n_s = \frac{(12.2)(8.85 \times 10^{-14})}{(1.6 \times 10^{-19})(500 + 20 + 80) \times 10^{-8}} [-(-1.22)] = 1.37 \times 10^{12} \,\mathrm{cm}^{-2}$$

#### Comment

The threshold voltage  $V_{\rm off}$  is negative, making this device a depletion mode MODFET; applying a negative gate voltage will turn off the device. A value of  $n_s \approx 10^{12} \, {\rm cm}^{-2}$  is a typical channel concentration.

The current-voltage characteristics of the MODFET can be found using the charge control model and the gradual channel approximation. The channel carrier concentration can be written as

$$n_s(x) = \frac{\epsilon_N}{q(d + \Delta d)} [V_g - V_{\text{off}} - V(x)]$$
 (13.72)

where V(x) is the potential along the channel due to the drain-to-source voltage. The drain current is

$$I_D = qn_s v(E)W (13.73)$$

where v(E) is the carrier drift velocity and W is the channel width. This analysis is very similar to that for the pn JFET in Section 13.2.2.

If we assume a constant mobility, then for low  $V_{DS}$  values, we have

$$I_{D} = \frac{\epsilon_{N} \mu W}{2L(d + \Delta d)} \left[ 2(V_{g} - V_{\text{off}}) V_{DS} - V_{DS}^{2} \right]$$
 (13.74)

The form of this equation is the same as that for the pn JFET or MESFET operating in the nonsaturation region. If  $V_{DS}$  increases so that the carriers reach the saturation velocity, then

$$I_D(\text{sat}) = \frac{\epsilon_N W}{(d + \Delta d)} (V_g - V_{\text{off}} - V_0) v_{\text{sat}}$$
 (13.75)

where  $v_{\text{sat}}$  is the saturation velocity and  $V_0 = E_s L$  with  $E_s$  being the electric field in the channel that produces the saturation velocity.

Various velocity versus electric field models can be used to derive different I–V expressions. However, Equations (13.74) and (13.75) yield satisfactory results for most situations. Figure 13.30 shows a comparison between experimental and calculated I–V characteristics. As observed in the figure, the current in these heterojunction devices can be quite large. The transconductance of the MODFET is defined as it was for the pn JFET and MESFET. Typical measured values at T = 300 K are in the range of 250 mS/mm. Higher values have been reported. These transconductance values are significantly larger than for either the pn JFET or the MESFET.

HEMTs may also be fabricated with multiple heterojunction layers. This device type is shown in Figure 13.31. A single heterojunction for an AlGaAs–GaAs interface has a maximum two-dimensional electron sheet density on the order of  $1 \times 10^{12}$  cm<sup>-2</sup>. This concentration can be increased by fabricating two or more AlGaAs–GaAs interfaces in the same epitaxial layer. The device current capacity is increased, and power performance is improved. The multichannel HEMT behaves as multiple single-channel HEMTs connected in parallel and modulated by the same gate but with slightly different threshold voltages. The maximum transconductance will not scale directly with the number of channels because of the change in threshold voltage with each channel. In addition, the effective channel length increases as the distance between the gate and channel increases.

HEMTs can be used in high-speed logic circuits. They have been used in flip-flop circuits operating at clock frequencies of 5.5 GHz at  $T=300~\rm K$ ; the clock frequency can be increased at lower temperatures. Small-signal, high-frequency amplifiers have also been investigated. HEMTs showing low noise and reasonable gains have been operated at 35 GHz. The maximum frequency increases as the channel length decreases. Cutoff frequencies on the order of 100 GHz have been measured with channel lengths of 0.25  $\mu$ m.



Figure 13.30 | Current–voltage characteristics of an enhancement mode HEMT, in which solid curves are numerical calculations and dots are measured points.

(From Shur [13].)



Semi-insulating substrate

Figure 13.31 | A multilayer HEMT.

It seems clear that HEMTs are inherently superior to other FET technologies in terms of achieving higher speeds of operation, lower power dissipation, and lower noise. These advantages derive directly from the superior transport properties obtained by using undoped GaAs as the channel layer for the FET. One way to achieve an adequate carrier concentration in an undoped channel is to accumulate the carriers at a semiconductor heterojunction interface, as we have seen. The disadvantage of the HEMT is that the fabrication processes for the heterojunction are more complicated.

# 13.6 | SUMMARY

- The physics, characteristics, and operation of the junction field-effect transistor are considered in this chapter.
- The current in a JFET is controlled by an electric field applied perpendicular to the direction of current. The current is in the channel region between the source and drain contacts. In a pn JFET, the channel forms one side of a pn junction that is used to modulate the channel conductance.
- Two primary parameters of the JFET are the internal pinchoff voltage  $V_{p0}$  and the pinchoff voltage  $V_p$ . The internal pinchoff voltage is defined as a positive quantity and is the total gate-to-channel potential that causes the junction space charge layer to completely fill the channel region. The pinchoff voltage is defined as the gate voltage that must be applied to achieve the pinchoff condition.
- The ideal current-voltage relationship is derived. The transconductance, or transistor gain, is the rate of change of drain current with respect to the corresponding change in gate-to-source voltage.
- Three nonideal effects are considered; channel-length modulation, velocity saturation, and subthreshold current. Each of these effects changes the ideal current-voltage relationship.
- A small-signal equivalent circuit of the JFET is developed. The equivalent circuit includes capacitances that introduce frequency effects in the transistor. Two physical factors affect the frequency limitation; channel transit time and capacitance charging time. The capacitance charging time constant is normally the limiting factor in short channel devices.
- The high-electron mobility transistor (HEMT) structure utilizes a heterojunction. A two-dimensional electron gas is confined to a potential well at the heterojunction interface. However, the electrons are free to move parallel to the interface. These electrons are separated from the ionized donors so that ionized impurity scattering effects are minimized, resulting in a high mobility.

# GLOSSARY OF IMPORTANT TERMS

capacitance charging time The time associated with charging or discharging the input gate capacitance with a change in the input gate signal.

channel conductance The ratio of a differential change in drain current to the corresponding differential change in drain-to-source voltage in the limit as the drain-to-source voltage approaches zero.

channel conductance modulation The process whereby the channel conductance changes with gate voltage; this is the basic field-effect transistor action.

- channel length modulation The change in effective channel length with drain-to-source voltage with the JFET biased in the saturation region.
- **conduction parameter** The multiplying factor  $k_n$  in the expression for drain current versus gate-to-source voltage for the enhancement mode MESFET.
- cutoff frequency A figure of merit for the transistor defined to be the frequency at which the ratio of the small-signal input gate current to small-signal drain current is equal to unity.
- **depletion mode JFET** A JFET in which a gate-to-source voltage must be applied to create pinchoff and turn the device off.
- enhancement mode JFET A JFET in which pinchoff exists at zero gate voltage and a gateto-source voltage must be applied to induce a channel, turning the device on.
- **internal pinchoff voltage** The total potential drop across the gate junction at pinchoff.
- output resistance The ratio of a differential change in drain-to-source voltage to the corresponding differential change in drain current at a constant gate-to-source voltage.
- pinchoff The condition whereby the gate junction space charge region extends completely through the channel so that the channel is completely depleted of free carriers.

# **CHECKPOINT**

After studying this chapter, the reader should have the ability to:

- Describe the basic operation of the pn JFET and MESFET.
- Discuss how current is contained in the channel region of a GaAs MESFET with a semi-insulating substrate.
- Sketch the *I–V* characteristics of a depletion mode JFET.
- Discuss how the internal pinchoff voltage is defined and how the pinchoff voltage is defined
- Define transconductance for a JFET.
- Discuss the concept of an enhancement mode MESFET.
- Discuss three nonideal effects in a JFET including channel-length modulation, velocity saturation effects, and subthreshold effects.
- Sketch the small-signal equivalent circuit of a JFET.
- Discuss the frequency limitation factors and define the cutoff frequency.
- Sketch the cross section of a simple HEMT.
- Describe the advantages of a HEMT compared to a MESFET.

# **REVIEW QUESTIONS**

- Sketch the cross section of a p-channel pn JFET and indicate voltage polarities for device operation.
- 2. Sketch cross sections of a p-channel pn JFET showing the depletion regions when biased in the nonsaturation region and in the saturation region.
- **3.** What is the mechanism of current saturation in a pn JFET?
- 4. Sketch the cross section of an n-channel GaAs MESFET.
- **5.** What is the mechanism of current saturation in a MESFET?
- **6.** Define internal pinchoff voltage and pinchoff voltage for a pn JFET.

Problems 611

- 7. Define threshold voltage for a MESFET.
- **8.** Sketch the small-signal equivalent circuit of a JFET.
- Define two frequency limitation factors for a JFET. Define the condition for cutoff frequency.
- Sketch the cross section of an AlGaAs–GaAs HEMT. Sketch the conduction energy band across the heterojunction.
- 11. What is the principal advantage of a HEMT compared to a MESFET?

# **PROBLEMS**

(*Note*: Assume T = 300 K for the following problems unless otherwise stated.)

# **Section 13.1 JFET Concepts**

- **13.1** (*a*) Draw the structure of a p-channel JFET similar to the structure shown in Figure 13.2. (*b*) Qualitatively discuss the *I–V* characteristics, including current directions and voltage polarities, similar to those shown in Figures 13.3 and 13.4.
- Consider the n-channel JFET in Figure P13.2. The p-type substrate is connected to the n-type source terminal. Sketch the space charge regions for various  $V_{GS}$  values when  $V_{DS} = 0$  and for various  $V_{DS}$  values when  $V_{GS} = 0$ .

### **Section 13.2** The Device Characteristics

- An n-channel GaAs pn JFET at T=300 K has parameters  $N_d=3\times 10^{16}$  cm<sup>-3</sup>,  $N_a=2\times 10^{18}$  cm<sup>-3</sup>, and  $a=0.40~\mu m$ . (a) Calculate the (i) internal pinchoff voltage  $V_{pO}$  and (ii) pinchoff voltage  $V_p$ . (b) Determine the minimum undepleted channel thickness, a-h, for  $V_{GS}=-0.5$  V and for (i)  $V_{DS}=0$ , (ii)  $V_{DS}=0.5$  V, and (iii)  $V_{DS}=2.5$  V. (c) Find  $V_{DS}$  (sat) for (i)  $V_{GS}=0$  and (ii)  $V_{GS}=-1.0$  V.
- 13.4 Repeat Problem 13.3 for an n-channel silicon pn JFET with the same geometrical and electrical parameters.
- Consider a p-channel GaAs pn JFET at T=300 K. The parameters are  $N_d=10^{18}$  cm<sup>-3</sup> and a=0.65  $\mu$ m. (a) Determine the channel doping concentration such that the internal pinchoff voltage is  $V_{pO}=2.75$  V. (b) Using the results of part (a), what is the pinchoff voltage  $V_p$ ? (c) For  $V_{SD}=0$ , determine the value of  $V_{GS}$  such that the minimum undepleted channel thickness is 0.15  $\mu$ m. (d) For  $V_{GS}=0$ , find the value of  $V_{SD}$  such that the channel is just pinched off at the drain terminal.



Figure P13.2 | Figure for Problem 13.2.