



# **Digital Design Verification**

Lab Manual # 37 – Creating a Stimulus Model, Test and Testbench Components

Release: 1.0

Date: 5-Aug-2024

NUST Chip Design Centre (NCDC), Islamabad, Pakistan





**Copyrights** ©, NUST Chip Design Centre (NCDC). All Rights Reserved. This document is prepared by NCDC and is for intended recipients only. It is not allowed to copy, modify, distribute or share, in part or full, without the consent of NCDC officials.

# **Revision History**

| Revision | Revision  | Revision   | Nature of       | Approved |
|----------|-----------|------------|-----------------|----------|
| Number   | Date      | By         | Revision        | By       |
| 1.0      | 5/08/2024 | Amber Khan | Complete Manual | -        |





## **Contents**

| Contents                                       | . 2 |
|------------------------------------------------|-----|
| Objective                                      | . 3 |
| Tools                                          | . 3 |
| Instructions for Lab Tasks                     | . 3 |
| Task 1: Creating Data Item and a Simple Test   | . 3 |
| Task 2: Creating Test and Testhench Components | 5   |





### **Objective**

The objectives of this lab are

- To use the UVM class library to create the YAPP packet data item and explore the automation provided.
- To start the UVM hierarchy by building the test and testbench components.

#### **Tools**

- SystemVerilog
- Cadence Xcelium

### **Instructions for Lab Tasks**

The submission must follow the hierarchy below, with the folder named after the student (no spaces), and the file names exactly as listed below.



# Task 1: Creating Data Item and a Simple Test

In this task, you will learn to use UVM class library to create the YAPP packet data item. Moreover we will also explore the automation provided.

#### Creating a Data Item

Working in the lab9/task1 data/sv directory perform the following:

- 1. Review the YAPP packet data specification and create your packet data class
  - (yapp\_packet) in a file yapp\_packet.sv.
  - a. Use uvm sequence item as the base class.
  - b. Declare addr, length, payload and parity properties to match the specification.
  - c. Add a `uvm object utils macro block containing field macros for every property.
  - d. Add a UVM data constructor new ().
- 2. Add support for randomization of the packet:
  - a. Declare the length, addr and payload properties as rand.
  - b. Create a method calc\_parity() to calculate and return correct packet parity: function bit [7:0] calc parity();





- c. Declare an enumeration type, parity\_type\_e, outside the yapp\_packet class, with the values GOOD\_PARITY and BAD\_PARITY. Create a property parity\_type as an abstract control knob for controlling parity and declare this property as rand.
- d. Create a method set\_parity() to assign the parity property: function void set\_parity(); If parity\_type has the value GOOD\_PARITY, assign parity using the calc parity() method. Otherwise assign an incorrect parity value.
- e. Add a post randomize () method to call set parity ().
- f. Add a constraint for valid address.
- g. Add a constraint for packet length and constrain payload size to be equal to length
- h. Add a constraint for parity type with a distribution of 5:1 in favor of good parity
- i. Add another randomized control knob, packet\_delay, of type int, This will be used to insert clock cycle delays when transmitting a packet. Constrain packet\_delay to be inside the range 1 to 20.
- 3. Create a package named yapp\_pkg in a file yapp pkg.sv.
  - a. First import the UVM package and include the UVM macro file:

```
import uvm_pkg::*;
`include "uvm_macros.svh"
```

b. Then add a `include for yapp\_packet.sv.

### **Creating a Simple Test**

- 4. Move to the lab01\_data/tb directory.
- 5. Modify the top-level test module (top.sv):
  - a. Import the UVM library and include the UVM macros file.
  - b. Import the YAPP package (yapp\_pkg) and create an instance of the YAPP packet.
  - c. Using a loop in an initial block, generate five random packets and use the UVM print() method to display the results.
- 6. Modify the run file and simulate:
  - a. Add the following lines to your run.f file:

```
-incdir ../sv // include directory for sv files
../sv/yapp_pkg.sv // compile YAPP package
top.sv // compile top level module
```

b. Compile, simulate and check your results using the following command:

```
% xrun -f run.f
```

7. Edit the top.sv file to explore the UVM built-in automation: copy(), clone() and compare(). Also try printing using the table, tree and line printer options by adding one of the following argument to the print method:

```
uvm_default_table_printer
uvm_default_tree_printer
uvm_default_line_printer
```

**Note:** The default argument for the **print()** function is the table format.





### Task 2: Creating Test and Testbench Components

In this task, you will construct the test and testbench components of the UVM hierarchy.

1. First – create a new directory task2 test under the lab9 directory, and copy your files

```
from task1_data/ into task2_test/, e.g., from the lab9 directory, type:
    cp -r task1 data/* task2 test/
```

Work in the task2 test directory.

- 2. In the tb directory, create a testbench in the file, router tb.sv as follows:
  - a. Extend your testbench from uvm env.
  - b. Add the `uvm component utils macro.
  - c. Add a component constructor with name and parent arguments.
  - d. Add a build phase () method containing super.build phase (phase).
  - e. In the build phase method, add a `uvm\_info report of verbosity UVM\_HIGH to display that the build phase of the testbench is being executed.
- 3. In the tb directory, create a test in the file, router test lib.sv as follows:
  - a. Name the test class base test and inherit from uvm test.
  - b. Add the `uvm component utils macro.
  - c. Add a component constructor with name and parent arguments.
  - d. Add a build\_phase() method containing super.build\_phase(phase).
  - e. Add a handle for the testbench class and construct an instance in build phase ()

Add the testbench constructor call after super.build phase (phase).

- f. In the build phase method, add a `uvm\_info report of verbosity UVM\_HIGH to display that the build phase of the test is being executed.
- g. Add an end\_of\_elaboration\_phase() method to the test and use the uvm\_top.print\_topology() command to print the UVM hierarchy.
- 4. In the tb directory, modify the top-level module, top.sv as follows:
  - a. Add an include for router tb.sv after the YAPP package import.
  - b. Add an include for router\_test\_lib.sv after the testbench include. The order of the includes is important as the test references the testbench.
  - c. Remove your existing yapp packet randomization and print code.
  - d. Add an initial block which calls run test () to initiate phasing

### **Executing the Test**

5. Run a simulation with the following options added to the run.f file:

| +UVM_ | _TESTNAME=base_ | _test |
|-------|-----------------|-------|
| +UVM  | VERBOSITY=UVM   | HIGH  |

Check the output from simulation and answer the following questions:

| Does the printed topology match your expectations for the UVM hierarchy? |
|--------------------------------------------------------------------------|
| Answer:                                                                  |
| Which test class is being executed?                                      |
| Answer:                                                                  |
| Do you see build phase reports from both test and testbench?             |
| Answer:                                                                  |





6. Change verbosity settings by editing the run.f option as follows:

You will see different amounts of data printed when using different verbosity options.

**Note** that the testbench is not re-compiled when you change verbosity.

7. In the test file router\_test\_lib.sv, create a second test named test2.

Extend your test2 class from base\_test. What is the minimum amount of code for test2, given that we are inheriting from base\_test?

Compile with the option  $+UVM\_TESTNAME=test2$ , and check your topology print to make sure the correct test is being executed.

Note that you can switch between  $base\_test$  and test2 via the command-line option  $+UVM\_TESTNAME$ , without re-compiling your test environment.