#### LAB # 37 Report

# Creating a Stimulus Model, Test and Testbench Components

### Task 1: Creating Data Item and a Simple Test

1- Defined a yapp\_packet class by deriving it from the uvm\_sequence\_item base class. Then defined the fields according to the specification.

Using uvm macro registered this class in the uvm factory and defined the constructor using the uvm data constructor.

2- added support for randomization of the packet by declaring the length, payload, addr fields as rand. Created a method to calculate and return the correct parity.

#### **Enumeration Declaration:**

An enum named parity\_type\_e was defined outside the class with values GOOD\_PARITY and BAD\_PARITY, representing parity correctness control.

#### **Parity Control Knob:**

A rand property named parity\_type of type parity\_type\_e was declared to randomly control whether the packet uses correct or incorrect parity. set\_parity() Method. A method set\_parity() was implemented to set the packet's parity. If parity\_type is GOOD\_PARITY, parity is calculated using the calc\_parity() method.If BAD\_PARITY, an incorrect parity value is assigned.

# post\_randomize() Override:

The post\_randomize() method was overridden to call set\_parity() after successful randomization.

#### **Address Constraint:**

A constraint was added to ensure that the address field of the packet remains within valid bounds.

Length and Payload Constraints

The length field of the packet was constrained.

The payload.size() was constrained to match the length, ensuring data consistency.

# **Parity Distribution Constraint:**

A weighted distribution constraint was applied to parity\_type to favor

GOOD\_PARITY over BAD\_PARITY in a 5:1 ratio, ensuring mostly correct parity packets with occasional faults.

#### **Delay Control Knob:**

A new randomized integer property packet\_delay was added to control transmission delay in clock cycles. It was constrained to lie in the range 1 to 20, simulating realistic timing variations.

```
typedef enum bit {GOOD_PARITY, BAD_PARITY } parity_type_e;
         class yapp_packet extends uvm_sequence_item;
         // Follow the lab instructions to create the packet.
// Place the packet declarations in the following order:
    // Define protocol data
    rand bit [5:0] length;
    rand bit [1:0] addr;
    rand bit [7:0] payload[];
    hit [7:0] partty.
            bit [7:0] parity;
rand parity_type_e parity_type;
rand int packet_delay;
              `uvm_object_utils_begin(yapp_packet)
            "uvm_field_array_int(payload, UVM_ALL_ON)
"uvm_field_int(parity, UVM_ALL_ON + UVM_BIN)
"uvm_field_enum(parity_type_e, parity_type, UVM_ALL_ON)
"uvm_field_int(packet_delay, UVM_ALL_ON + UVM_NOCOMPARE)
"uvm_object_utils_end
            super.new(name);
endfunction
            // Define control knobs
function void set_parity();
             if(parity_type == GOOD_PARITY) begin
               parity = calc_parity();
             parity = ~(parity);
endfunction
            // Define packet constraints
constraint rand_addr {addr inside {[0:2]};}
            constraint rand_audr inside {[0:2]};;
constraint pakt_length {length inside {[1:63]};}
constraint size_eq_length { payload.size() == length;}
constraint p_type { parity_type dist { GOOD_PARITY:=5, BAD_PARITY:=1 };}
constraint delay { packet_delay inside {[1:20]};}
            function bit [7:0] calc_parity();
parity = 8'b00;
foreach(payload[1]) begin
                  parity ~= payload[i];
                return parity;
             function void post_randomization();
             set_parity();
endfunction
           endclass: yapp_packet
                                                                    package yapp_pkg;
                                                                              import uvm pkg::*;
                                                                               `include "uvm_macros.svh"
                                                                              `include "yapp_packet.sv"
                                                                     endpackage
```

#### **Creating a Simple Test:**

The top-level test module (top.sv) was modified to include the UVM library, macros, and the custom yapp\_pkg. An instance of the yapp\_packet was created, and five random packets were generated and printed using UVM's print() method inside an initial block.

The run.f file was updated to include source files and directories, and simulation was performed using xrun -f run.f. UVM automation features—copy(), clone(), and compare()—were explored. Various print formats (table, tree, and line) were demonstrated using uvm\_default\_\*\_printer settings to observe structured packet output.

# Simulation Results using Built\_in UVM compare method and using default table printer

```
module top;
                                                             Name
                                                                            Туре
                                                                                          Size Value
                                                                                               @2540
                                                                            yapp packet
                                                               payload
                                                                            da(integral)
import uvm pkg::*;
                                                                            integral
                                                                                                'h86
                                                                            integral
                                                                                                'hca
`include "uvm macros.svh"
                                                                            integral
                                                                                                'he7
                                                                            integral
                                                                            integral
                                                                                                'b0
import yapp pkg::*;
                                                               parity_type
                                                                            parity_type_e
                                                                                               GOOD PARITY
// generate 5 random packets and use the print
                                                               packet_delay
                                                                            integral
// to display the results
                                                             Name
                                                                            Type
                                                                                          Size Value
initial begin
                                                                            vapp packet
                                                               payload
[0]
                                                                            da(integral)
   yapp_packet p1, p2, p3;
                                                                            integral
                                                                            integral
   p1 = new("p1");
                                                                            integral
                                                                                                'he9
   p2 = new("p2");
                                                                            integral
                                                                 [4]
                                                                            integral
                                                                                                'h36
       assert(pl.randomize());
                                                                            integral
                                                                            integral
                                                                                                'hd9
       pl.print();
                                                                 [17]
[18]
                                                                            integral
                                                                                                hb3
                                                                            integral
                                                                 [19]
                                                                                                'hef
                                                                            integral
                                                               parity
                                                                            integral
                                                               parity_type
                                                                            parity_type_e
                                                                                                GOOD PARITY
       assert(p2.randomize());
                                                               packet delay
                                                                            integral
       // p2.copy(p1);
       p2.print();
       $cast(p3 ,p1.clone()); // cloning
                                                                                                @2635
                                                               payload
       p3.print();
                                                                            da(integral)
                                                                 [0]
[1]
                                                                                                'h86
                                                                            integral
       if(p1.compare(p2))
                                                                            integral
                                                                                                'hca
                                                                            integral
                                                                                                'he7
           $display("P1 = P2 Equal");
                                                                            integral
                                                                            integral
                                                                                                'b0
                                                               parity
                                                               parity_type
packet_delay
                                                                            parity_type_e
                                                                                               GOOD PARITY
           $display("P1 != P2 Not Equal");
                                                                            integral
                                                             UVM_INFO @ 0: reporter [MISCMP] Miscompare for pl.payload:
   experiment with the copy, clone and compare
                                                             UVM_INFO @ 0: reporter [MISCMP] 1 Miscompare(s) for object
                                                             P1 != P2 Not Equal
endmodule : top
                                                             xmsim: *W,RNQUIE: Simulation is complete
```

#### Task 2: Creating Test and Testbench Components

A UVM-based testbench for the router module was developed. A router\_tb environment class was created by extending uvm\_env, with the required uvm\_component\_utils macro, constructor, and a build\_phase() method that includes a uvm\_info message to indicate build-time activity. A separate test class base\_test was implemented in router\_test\_lib.sv by extending uvm\_test. It includes the standard UVM macros, a constructor, and a build\_phase() where the environment is instantiated. An informative uvm\_info message was added to confirm execution, and uvm\_top.print\_topology() was used in end\_of\_elaboration\_phase() to display the testbench hierarchy.

The top-level module top.sv was updated to include both router\_tb.sv and router\_test\_lib.sv in the correct order. Previous packet randomization was removed, and run\_test() was added in an initial block to start the UVM test sequence.

#### Router\_tb Environment with base as uvm\_env class

```
class router_tb extends uvm_env;
    `uvm_component_utils(router_tb)

function new(string name, uvm_component parent);
    super.new(name, parent);
endfunction

virtual function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    `uvm_info("BUILD_PHASE", "Build phase of the testbench is being executed", UVM_HIGH)
    endfunction
endclass
```

# Base\_test extended from uvm\_test

#### Test2 extended from base\_test

```
class test2 extends base_test;
   `uvm_component_utils(test2);

function new(string name, uvm_component parent);
   super.new(name, parent);
   endfunction

endclass
```

#### Simulation with base test class:

At first the simulation was run with 'base\_test' and UVM\_verbosity level HIGH, the simulation results shows that the **printed topology is the same as expected**, because the test class which is executed is 'base\_test' and build phase report shows that there is no error and uvm\_info macro has been accessed two time during execution.

```
UVM INFO @ 0: reporter [RNTST] Running test base test...
UVM INFO @ 0: reporter [UVMTOP] UVM testbench topology:
Name Type Size Value
uvm_test_top base_test - @2555
tb router_tb - @2604
--- UVM Report catcher Summary ---
Number of demoted UVM FATAL reports : 0
Number of demoted UVM_ERROR reports : 0
Number of demoted UVM_WARNING reports: 0
Number of caught UVM_FATAL reports : 0
Number of caught UVM_ERROR reports : 0
Number of caught UVM WARNING reports : 0
--- UVM Report Summary ---
** Report counts by severity
UVM INFO : 2
UVM WARNING :
                  0
UVM_ERROR : 0
UVM_FATAL : 0
** Report counts by id
[RNTST]
[UVMTOP]
Simulation complete via $finish(1) at time 0 FS + 179
```

#### Simulation with test2 class:

Now the topology shows that 'test2' class is being executed.

```
UVM INFO @ 0: reporter [RNTST] Running test test2...
UVM_INFO @ 0: reporter [UVMTOP] UVM testbench topology:
Name Type Size Value
uvm_test_top test2 - @2555
tb router_tb - @2604
--- UVM Report catcher Summary ---
Number of demoted UVM FATAL reports : 0
Number of demoted UVM_ERROR reports : 0
Number of demoted UVM_WARNING reports: 0
Number of caught UVM_FATAL reports : 0
Number of caught UVM_ERROR reports : 0
Number of caught UVM_WARNING reports : 0
--- UVM Report Summary ---
** Report counts by severity
UVM_INFO : 2
UVM_WARNING: 0
UVM_ERROR : 0
UVM_FATAL : 0
** Report counts by id
[RNTST] 1
[UVMTOP] 1
Simulation complete via $finish(1) at time 0 FS + 179
```