# Report

## Risc Pipeline Processor

**EE309** Microprocessors

## Contents

| Overview:                    | 2 |
|------------------------------|---|
| Components:                  | 2 |
| Arithmetic Logic Unit (ALU): | 2 |
| Memory:                      | 2 |
| Register:                    | 3 |
| Register File:               |   |
| Sign Extender (SE6):         | 4 |
| Sign Extender (SE9):         | 4 |
| Datapath Diagram:            |   |
| State Transition Table:      | 6 |
| State Transition Diagram:    | 7 |

### **OVERVIEW:**

Built a 16-bit, 6-stage, 8-register pipelined RISC processor capable of executing 14 instructions in 3 distinct formats an 8-register system with 6 stages: fetch, decode, register read, execute, memory access, and write-back architecture with advanced hazard management and data forwarding techniques for better performance

#### **COMPONENTS:**

#### ARITHMETIC LOGIC UNIT (ALU):

It does Addition, Subtraction, NAND and XOR operations.

| Port Name | Port type | Length(bits) | Function                        |
|-----------|-----------|--------------|---------------------------------|
| ALU_A     | input     | 16           | First input vector              |
| ALU_B     | input     | 16           | Second input vector             |
| ALU_C     | output    | 16           | Output vector                   |
| ctrl      | input     | 2            | Denotes operation               |
| С         | output    | 1            | Denotes occurrence of carry     |
| Z         | output    | 1            | Indicates if the output is zero |

#### MEMORY:

An Array of 512 vectors, each of which is of length 16-bit. It is where most of the data we work on are stored.

| Port Name | Port Type | Length(bits) | Function                      |
|-----------|-----------|--------------|-------------------------------|
| clk       | input     | 1            | clock vector for<br>looping   |
| MWR       | input     | 1            | Memory write enabling         |
| reset     | input     | 1            | Resetting                     |
| m_adrs    | input     | 16           | Address of concerned location |
| m_Din     | input     | 16           | Data input to the memory      |

| m_Dout | output | 16 | Data output from the |
|--------|--------|----|----------------------|
|        |        |    | memory               |

#### REGISTER:

Registers are a type of computer memory used to accept, store quickly, and transfer data and instructions used at once by the CPU. It is a 16-bit Register. It has

| Port Name | Port Type | Length(bits) | Function                 |
|-----------|-----------|--------------|--------------------------|
| clk       | input     | 1            | clock vector for looping |
| WR_E      | input     | 1            | Register writes enabling |
| reset     | input     | 1            | Resetting                |
| regin     | input     | 16           | Data input to Register   |
| regout    | output    | 16           | Data output to Register  |

#### REGISTER FILE:

A register file is an array of processor registers. The Register file is a simple method of using a single name to access multiple different registers depending on the operating mode.

| Port Name | Port Type | Length(bits) | Function                                           |
|-----------|-----------|--------------|----------------------------------------------------|
| clk       | input     | 1            | clock vector for looping                           |
| WR_E      | input     | 1            | Register writes enabling to write in the register  |
| RD_E      | input     | 1            | Register read enabling to read data from register  |
| reset     | input     | 1            | Resetting                                          |
| A1        | input     | 3            | Address input to register for data output from D1  |
| A2        | input     | 3            | Address input to register for data output from A2  |
| А3        | input     | 3            | Address input to write data D3 in given registers. |
| D3        | input     | 16           | Register with address A3 stores the Data input     |
| D1        | output    | 16           | Data output from Register                          |

| D2    | output | 16 | Data output from Register         |
|-------|--------|----|-----------------------------------|
| R7_PC | output | 16 | Gives output as data stored in R7 |

#### SIGN EXTENDER (SE6):

Sign Extender is the operation to increase the number of bits of a binary number while preserving the number's sign and value. It converts 6-bit numbers to 16 Bit numbers.

| Port Name | Port Type | Length(bits) | Function                                |
|-----------|-----------|--------------|-----------------------------------------|
| SE6_I     | input     | 6            | Data input is 6 bits.                   |
| SE6_O     | output    | 16           | Data input converted to 16 bits output. |

#### SIGN EXTENDER (SE9):

Sign Extender is the operation to increase the number of bits of a binary number while preserving the number's sign and value. It converts 9-bit numbers to 16 Bit numbers.

| Port Name | Port Type | Length(bits) | Function                                |
|-----------|-----------|--------------|-----------------------------------------|
| SE6_I     | input     | 9            | Data input as 9 bits.                   |
| SE6_O     | output    | 16           | Data input converted to 16 bits output. |

## DATAPATH DIAGRAM:



## STATE TRANSITION TABLE:

| Previous<br>state | Next state             | Condition                                                                                                              |
|-------------------|------------------------|------------------------------------------------------------------------------------------------------------------------|
| Any State         | S <sub>1</sub>         | Reset                                                                                                                  |
| S <sub>1</sub>    | S <sub>2A</sub>        | (Inp(15)).(Inp(14)).(! Inp(13)).(! Inp(12)) or (! Inp(15)).(! Inp(14)).(! Inp(12)) or (! Inp(15))(! Inp(13)).(Inp(12)) |
| S <sub>1</sub>    | S <sub>2B</sub>        | (! Inp(15)).(Inp(14)).(Inp(13))                                                                                        |
| S <sub>1</sub>    | S <sub>2C</sub>        | (! Inp(15)).(Inp(14)).(! Inp(13)).(! Inp(12))                                                                          |
| S <sub>1</sub>    | S <sub>2D</sub>        | (! Inp(15)).(! Inp(14)).( Inp(13)).( Inp(12))                                                                          |
| S <sub>1</sub>    | S <sub>2E</sub>        | (Inp(15)).(! Inp(14)).(! Inp(13))                                                                                      |
| S <sub>2A</sub>   | S <sub>3A</sub>        | (! Inp(15)).(! Inp(14)).(! Inp(12))                                                                                    |
| S <sub>2A</sub>   | S <sub>3B</sub>        | (! Inp(15)).(! Inp(14)).(! Inp(13)).(Inp(12))                                                                          |
| S <sub>2A</sub>   | <b>S</b> <sub>3C</sub> | (! Inp(15)).Inp(14)).(! Inp(13)).(Inp(12))                                                                             |
| S <sub>2A</sub>   | S <sub>3G</sub>        | (Inp(15)).(Inp(14)).(! Inp(13)).(! Inp(12))                                                                            |
| S <sub>2B</sub>   | S <sub>3D</sub>        | (! Inp(15)).(Inp(14)).(Inp(13)).(Inp(12))                                                                              |
| S <sub>2B</sub>   | S <sub>3E</sub>        | (! Inp(15)).(Inp(14)).(Inp(13)).(! Inp(12))                                                                            |
| S <sub>2C</sub>   | S <sub>3C</sub>        | Х                                                                                                                      |
| S <sub>2D</sub>   | S <sub>3F</sub>        | Х                                                                                                                      |
| S <sub>2E</sub>   | S <sub>3H</sub>        | (Inp(15)).(! Inp(14)).(! Inp(13)).(! Inp(12))                                                                          |
| S <sub>2E</sub>   | S <sub>3I</sub>        | (Inp(15)).(! Inp(14)).(! Inp(13)).(Inp(12))                                                                            |
| S <sub>3A</sub>   | S <sub>4A</sub>        | Х                                                                                                                      |
| S <sub>3B</sub>   | S <sub>4A</sub>        | X                                                                                                                      |
| S <sub>3C</sub>   | S <sub>4B</sub>        | (! Inp(15)).(Inp(14)).(! Inp(13)).( Inp(12))                                                                           |
| S <sub>3C</sub>   | S <sub>4C</sub>        | (! Inp(15)).(Inp(14)).(! Inp(13)).(! Inp(12))                                                                          |
| S <sub>3D</sub>   | S1                     | Х                                                                                                                      |
| S <sub>3E</sub>   | S1                     | Х                                                                                                                      |
| S <sub>3F</sub>   | S <sub>4d</sub>        | X                                                                                                                      |
| S <sub>3G</sub>   | S <sub>4e</sub>        | X                                                                                                                      |
| S <sub>3H</sub>   | S <sub>4g</sub>        | X                                                                                                                      |
| S <sub>3I</sub>   | S <sub>1</sub>         | X                                                                                                                      |
| S <sub>4C</sub>   | S <sub>5</sub>         | X                                                                                                                      |
| S <sub>5</sub>    | S1                     | X                                                                                                                      |

