# DATA SHEET

# PCA8510 Standalone OSD

Objective specification File under Integrated Circuits, IC14 September 1992

# **Philips Semiconductors**



(30C);

**PHILIPS** 

**FEATURES** 

# Standalone OSD PCA8510

#### CONTENTS

- 2 DESCRIPTION
  3 ORDERING INFORMATION
  4 PINNING
  5 I<sup>2</sup>C SLAVE RECEIVER
  6 DISPLAY CHARACTER FONTS
- 6 DISPLAY CHARACTER FONTS
  ORGANIZATION
  6.1 Display Fonts in RAM (DFR) soft font
- 6.2 How to load bit pattern into DFR
  6.3 Display character fonts address
  6.4 Display character font in ROM
- 7 DISPLAY RAM ORGANIZATION
- 7.1 Bits in the Display RAM7.2 How to load the character data into the display RAM
- 7.3 Default value of character size and background colour
- 8 ALL REGISTERS, AND COMMAND BANK SELECTION
- 8.1 Command 0, B, C, D 8.2 Command 7, 8, 9, A, F
- 8.2.1 Control register 1 (command 7)
- 8.2.2 Control register 2 (command 8)
- 8.2.3 Control register 3 (command 9)
- 8.2.4 Control register 4 (command A)
- 8.3 Combination of two or more font cells to formulate a next pattern
- 8.4 Space code and carriage return code in different background/shadowing modes
- 9 OSD CLOCK IN DIFFERENT TV STANDARD
   9.1 Maximum number of characters/row/frame in
- 9.1 Maximum number of characters/row/frame in different TV standard
- 9.1.1 Case 1
- 9.1.2 Case 2
- 9.2 Maximum number of rows of characters per frame:
- 9.3 Maximum OSD frequency
- 10 OUTPUT PORTS, R, G, B AND FB INPUT
- 10.1 Teletext switch
- 10.2 Output Ports
- 10.2.1 Port write
- 10.2.2 Port Option
- 10.2.3 Power on preset/pre-reset of P00 P05
- 11 LIMITING VALUES
- 12 DC CHARACTERISTICS
- 13 AC CHARACTERISTICS





- 14.2 User indirectly controllable registers
- 15 PACKAGE OUTLINE
- 16 SOLDERING
- 16.1 Plastic dual in-line packages
- 16.1.1 By dip or wave
- 16.1.2 Repairing soldered joints
- 17 DEFINITIONS





September 1992

#### 1 FEATURES

- Display RAM: 192 x 12 bits
- Display character fonts: 112 (fixed in ROM, mask programmable) + 16 (programmable by S/W in RAM)
- Display starting position of the first character: 64 different positions by software control, both in either the vertical and/or horizontal direction
- Character size: 4 different character sizes, on a line-by-line basis, 1 dot = 1H/1V, 2H/2V, 3H/3V, 4H/4V (H = No. of OSD clock period, V: No. of horizontal scan lines)
- Character matrix: 12 × 18 with no spacing between characters and no rounding function
- Foreground colours: 16, combination of Red, Green, Blue and Intensity. Character-by-character basis
- Background/shadowing modes: 4, no background, box shadowing, north-west shadowing, frame shadowing (raster blanking), frame basis
- Background colours: 16, combination of Red, Green, Blue and Intensity, word-by-word basis. Available when background mode is either in "box shadowing" or "north-west shadowing" and "frame shadowing" mode
- · OSD oscillator: LC
- Character blinking rate: 1:1, 1:3, 3:1 (frequency: 1/16, 1/32, 1/64 or 1/128 of VSYNC, programmable. e.g. NTSC: 60/16 Hz; PAL: 50/60 Hz etc.), character basis.
- Display format: Flexible display format by using CR (carriage return) code, maximum number of character per line is flexible and depending on the OSD clock (see chapter 9)
- Spacing between lines: 4 different choices from 0, 4, 8, 12 horizontal scan lines

- Display character RAM address-auto-post-increment when writing data
- RAM based character font automatic character address/row address post-increment when writing data
- I2C slave receiver for data/command transfer
- Special scanning mode control to make LPS (1050/60 for NTSC) or 50 Hz to 100 Hz conversion (1250/100 for PAL) possible, feasible for IDTV/EDTV application
- ACM (Active Character Monitor) output special for camcorders application, word basis
- 6 general output port lines, good for microcontroller output expansion
- RGB and fast blanking input for teletext character switch
- Package: 24SDIP or 24SO
- Voltage range 5 V ± 10%
- Temperature range 80°C -+ 70°C
- Programmable HSYNC and VSYNC active input polarity
- · Programmable R, G, B, I and FB output polarity
- · LC oscillator clock output for frequency fine tuning

#### **2 DESCRIPTION**

The PCA8510 standalone OSD chip is a member of the PCF85CXXX CMOS family. It is an on-screen character display generator that is controlled by the microcontroller through I²C-bus. It is for TV or camcorder applications. Special "CR (carriage return)" code makes the display format flexible. Scanning speed control is implemented to make LPS (line progress scan, 1V/2H, for NTSC) and 50 Hz to 100 Hz conversion (2V/2H, for PAL) possible, this also means it can be used in IDTV/EDTV applications.

#### **3 ORDERING INFORMATION**

| EVERNOED TYPE NUMBER | PACKAGE |              |          |        |  |  |  |  |  |
|----------------------|---------|--------------|----------|--------|--|--|--|--|--|
| EXTENDED TYPE NUMBER | PINS    | PIN POSITION | MATERIAL | CODE   |  |  |  |  |  |
| PCA8510P             | 24      | DIL24SHR     | plastic  | SOT234 |  |  |  |  |  |
| PCA8510T             | 24      | SO24L        | plastic  | SOT137 |  |  |  |  |  |

#### **4 PINNING**

| SYMBOL                 | PIN | I/O | DESCRIPTION                                                                                 |
|------------------------|-----|-----|---------------------------------------------------------------------------------------------|
| I(VOW3)                | 1   | 0   | output signal: VOW3 for intensity control                                                   |
| ACM(VOB2)/P04          | 2   | 0   | active character monitor output (VOB2) or output Port 04 line                               |
| TEST1                  | 3   | - 1 | testing mode selection, for normal mode operation, TEST1 is GND                             |
| TEST2                  | 4   | -   | testing mode selection, for normal mode operation, TEST2 is GND                             |
| RESETN                 | 5   | 1   | master reset (active LOW), normal operation = HIGH                                          |
| V <sub>SYNC</sub>      | 6   | Ī   | vertical sync input, active polarity programmable                                           |
| H <sub>SYNC</sub>      | 7   | Ι   | horizontal sync input, active polarity programmable                                         |
| SDA                    | 8   | 1/0 | data line of I <sup>2</sup> C slave transceiver                                             |
| SCK                    | 9   | 1/0 | clock line of I <sup>2</sup> C slave transceiver                                            |
| XTAL1                  | 10  |     | crystal oscillator or resonator for internal operation                                      |
| XTAL2                  | 11  | 0   | crystal oscillator or resonator for internal operation                                      |
| V <sub>SS</sub>        | 12  | 1   | ground                                                                                      |
| LC <sub>osc2</sub>     | 13  | 0   | OSD LC oscillator                                                                           |
| LC <sub>osc1</sub>     | 14  | 1   | OSD LC oscillator                                                                           |
| CK <sub>out</sub> /P05 | 15  | 0   | buffered LC oscillator output, for fine tuning the frequency/or output Port line 05         |
| R(VOW0)                | 16  | 0   | character output signal: VOW0, for Red                                                      |
| P00/RI                 | 17  | 1/0 | general purpose output Port 00 or colour R input (e.g. teletext)                            |
| G(VOW1)                | 18  | 0   | character output signal: VOW1, for Green                                                    |
| P01/GI                 | 19  | 1/0 | general purpose output Port 01 or colour G input (e.g. teletext)                            |
| B(VOW2)                | 20  | 0   | character output signal: VOW2 for Blue                                                      |
| P02/BI                 | 21  | 1/0 | general purpose output Port 02 or colour B input (e.g. teletext)                            |
| FB(VOB)                | 22  | 0   | fast blanking output (VOB)                                                                  |
| P03/FBI                | 23  | 1/0 | general purpose output Port 03 or Fast blank for switching RGB source input (e.g. teletext) |
| V <sub>DD</sub>        | 24  | ı   | V <sub>DD</sub> power supply                                                                |



September 1992

#### **5 I<sup>2</sup>C SLAVE RECEIVER**

The I<sup>2</sup>C slave receiver is implemented for data to be transferred between either CPU or microcontroller and the standalone OSD chip.

The I<sup>2</sup>C slave address is "1011 101". As in the normal mode of operation the PCA8510 is "write only" from the master I<sup>2</sup>C, the last bit of the slave address is always 0. It is only in test mode that the last bit is 1.

The commands to control different functions of this chip are shown in Table.1. The details are given in the following chapters. The control command stream sent through the I<sup>2</sup>C-bus is shown in Fig.3, the first byte is the slave address and from the second byte onwards, all recognized types of commands can be transferred. A STOP condition is required to complete the data transfer. An acknowledge bit is sent upon successful reception of

a complete slave address/data byte in the shift register. The I<sup>2</sup>C slave receiver is reset to its initial state, which is to wait for slave address call under the following conditions.

- · after master reset
- after the l<sup>2</sup>C-bus is out of control by uncompleted bus protocol. (e.g. bus error)

The data in the I<sup>2</sup>C shift register is then abandoned.

Table 1 Standalone OSD command overview.

|   | COMMAND                                                        |   | MSB   |    |    |    |     |     |     | LSB    |
|---|----------------------------------------------------------------|---|-------|----|----|----|-----|-----|-----|--------|
|   |                                                                |   | (2) 7 | 6  | 5  | 4  | 3   | 2   | 1   | 0      |
| 0 | Command bank selection                                         | X | 0     | 1  | 1  | 1  | 1   | 0   | 0   | (1) BS |
| 1 | Display character                                              | 0 | 1     | C6 | C5 | C4 | СЗ  | C2  | C1  | C0     |
| 2 | Attribute                                                      | 0 | 0     | 0  | 0  | T4 | ТЗ  | T2  | T1  | TO     |
| 3 | Display character address H                                    | 0 | 0     | 0  | 1  | 0  | A7  | A6  | A5  | A4     |
| 4 | Display character address L                                    | 0 | 0     | 0  | 1  | 1  | АЗ  | A2  | A1  | A0     |
| 5 | DFR bit pattern (DFRDR)                                        | 1 | 0     | 0  | P5 | P4 | РЗ  | P2  | P1  | P0     |
| 6 | DFR character address (DFRAR)                                  | 1 | 1     | 0  | 0  | 0  | CA3 | CA2 | CA1 | CA0    |
| 7 | Control register 1                                             | 1 | 0     | 1  | 0  | 0  | M1  | MO  | Вр  | EN     |
| 8 | Control register 2                                             | 1 | 0     | 1  | 0  | 1  | Нр  | Vp  | S1  | S0     |
| 9 | Control register 3                                             | 1 | 0     | 1  | 1  | 0  | BF1 | BF0 | BR1 | BR0    |
| A | Control register 4                                             | 1 | 0     | 1  | 1  | 1  | 0   | A/P | C/S | P/I    |
| В | Vertical start position H                                      | 1 | 1     | 0  | 0  | 1  | V5  | V4  | V3  | V2     |
| c | Vertical position L/Horizontal position H                      | 1 | 1     | 0  | 1  | 0  | V1  | VO  | H5  | H4     |
| D | Horizontal start position L                                    | 1 | 1     | 0  | 1  | 1  | НЗ  | H2  | H1  | HO     |
| E | Port 0 value (write)                                           | 1 | 1     | 1  | O5 | 04 | О3  | 02  | 01  | 00     |
| F | Background colour in frame shadowing mode (control register 5) | 0 | 0     | 1  | 0  | 0  | R   | G   | В   | I      |

#### **Notes**

- 1. BS Bit = Bank Selection
- 2. Bit (7 0) = I2C data byte contents



September 1992

#### **6 DISPLAY CHARACTER FONTS ORGANIZATION**

The fonts are organized as 112 in ROM which is metal (IN) mask programmable in diffusion phase and 16 in RAM which is alterable (i.e. soft fonts) in run time. A character is composed of  $12 \times 18$  dots which can be used to display a semigraphic pattern, kanji, hiragana or even Chinese characters. With no spacing between characters on the same row and the space between two rows being programmable to 0 horizontal lines makes even higher resolution characters possible.

The character font stored in the PCA8510 is in 12 x 19 format in which the row 1 to 18 is the visible dots on the screen. The row 0 is for the combination of two characters in a vertical direction when north-west shadowing mode is selected (see section 8.3 and Figs.28, 29 and 30).

### 6.1 Display Fonts in RAM (DFR) - soft font

There are 16 (chars) x 12 (column) x 19 (row) bits of RAM available for storing character fonts which are subject to change from application to application. Users can switch the display patterns in and out according to different condition meant in the application. Except the basic 112 fonts in ROM, customized pattern can be implemented easily through loading the Display Fonts RAM with bit patterns. Also during the development phase, users can emulate the character set by this DFR function (thus no EPROM or OTP version is needed for emulation purpose).

#### 6.2 How to load bit pattern into DFR

There are two steps to initialize the DFR:

- to initialize the address of the character within the 16 RAM locations
- 2. then to load the bit patterns to the RAM locations.

In the first step, three special register are for DFR control: DFR address register (DFRAR), DFR row register (DFRRR) and DFR data register (DFRDR). But DFRRR is transparent to the user. Table.2 shows the register configuration.

**DFRAR (3:0)** is to determine the Nth (0-15) character in the DFR, see Fig.4.

**DFRRR (5:1)** is to determine the Nth (0-18) row in this character.

**DFRRR (0)** is to determine the first 6-bit pattern or the second 6-bit pattern of that row.

Command 6 (see Table.1) is to configure the DFRAR.

When the DFRAR is loaded with new data via the I<sup>2</sup>C-bus, DFRRR is reset to zero internally by hardware to point to the start of this particular soft font. Fig.4 shows the character matrix organization.

In the second step, one special register, DFRDR, DFR data register (see Table.2), is used as an intermediate buffer which takes the data loaded via the I<sup>2</sup>C and transfers to the RAM location pointed to by the DFRAR and DFRRR.

Table 2 Registers for DFR control.

| DFR Register                                                             | (MSB)           | 6    | 5  | 4  | 3   | 2   | 1   | (LSB)<br>0 |
|--------------------------------------------------------------------------|-----------------|------|----|----|-----|-----|-----|------------|
| DFR address register (DFRAR)                                             | reserved (0000) |      |    |    | CA3 | CA2 | CA1 | CA0        |
| DFR row address (DFRRR) <transparent the="" to="" user=""></transparent> | reserved (00)   |      | R4 | R3 | R2  | R1  | R0  | U/L        |
| DFR data register (DFRDR)                                                | reserved        | (00) | P5 | P4 | P3  | P2  | P1  | P0         |







Command 5 (see Table.1) is the bit pattern of the character which is in the display font RAM and is pointed to by the DFRAR and DFRRR.

The bit pattern is loaded after the full byte is received. Then a post increment operation is performed automatically which advances the DFRRR and/or DFRAR by 1.

Fig.5 shows an example of I<sup>2</sup>C-bus bit stream to configure the font stored in DFR address 0.

Fig.6 shows how DFRAR and DFRRR are incremented and advanced. Overflow of the post-increment makes the registers reset to ZERO.

Initial value (after master reset) of DFRAR, DFRRR and DFRDR is all ZERO.

#### 6.3 Display character fonts address

Fig.7 shows the address map of the display character font in RAM and ROM.

#### 6.4 Display character font in ROM

The character ROM is actually divided into two parts ROM1 and ROM2.

The bit pattern stored in ROM1 and ROM2 is shown in Fig.8.

Row 0 is for use only in the north-west shadowing mode (details see section 8.2 command 8). It is when two character cells are combined in the vertical direction to formulate a new pattern, this row 0 contains the same bit pattern of row 18 of the character above it.

If no combined character in the vertical direction is intended for this character, row 0 should be filled in with all "0's".

The file format to submit to Philips to make customized character sets is also demonstrated in Fig.8. Philips provides software using the MS-DOS environment (IBM/PC) to aid custom design of the character font on the screen and to generate the bit pattern HEX file automatically.

PCA8510



11



PCA8510

Table 3 Display RAM organization overview.

| 11 | 10                        | 9           | 8        | 7      | 6        | 5        | 4                    | 3        | 2         | 1   | 0     |
|----|---------------------------|-------------|----------|--------|----------|----------|----------------------|----------|-----------|-----|-------|
| C6 | C5                        | C4          | СЗ       | C2     | C1       | CO       | T4                   | Т3       | T2        | T1  | TO    |
|    | l                         | I <u></u> - | !        | •      |          |          | R                    | G        | В         | ı   |       |
|    | Customer character data   |             |          |        |          |          |                      | foregrou | nd colour | •   | Blink |
| C6 | C5                        | C4          | СЗ       | C2     | C1       | C0       | T4                   | ТЗ       | T2        | T1  | T0    |
|    | L                         |             | <u> </u> | J      | <u> </u> | <u> </u> | R                    | G        | В         | ı   |       |
|    |                           | Space       | Code (11 | 11111) |          |          |                      | ACM      |           |     |       |
| C6 | C5                        | C4          | СЗ       | C2     | C1       | CO       | T4                   | T3       | T2        | T1  | TO    |
|    | Carriage Return (1111110) |             |          |        |          |          | Char Size Line Space |          |           | End |       |

Table 4 Colour table and blinking control.

| T4 | ТЗ | T2 | T1         | то             |  |  |  |  |
|----|----|----|------------|----------------|--|--|--|--|
| R  | G  | В  | I (note 1) | blink (note 2) |  |  |  |  |
| 0  | 0  | 0  | 0          |                |  |  |  |  |
| 0  | 0  | 0  | 1          |                |  |  |  |  |
| 0  | 0  | 1  | 0          |                |  |  |  |  |
| 0  | 0  | 1  | 1          |                |  |  |  |  |
| 0  | 1  | 0  | 0          |                |  |  |  |  |
| 0  | 1  | 0  | 1          |                |  |  |  |  |
| 0  | 1  | 1  | 0          |                |  |  |  |  |
| 0  | 1  | 1  | 1          |                |  |  |  |  |
| 1  | 0  | 0  | 0          |                |  |  |  |  |
| 1  | 0  | 0  | 1          |                |  |  |  |  |
| 1  | 0  | 1  | 0          |                |  |  |  |  |
| 1  | 0  | 1  | 1          |                |  |  |  |  |
| 1  | 1  | 0  | 0          |                |  |  |  |  |
| 1  | 1  | 0  | 1          |                |  |  |  |  |
| 1  | 1  | 1  | 0          |                |  |  |  |  |
| 1  | 1  | 1  | 1          |                |  |  |  |  |

#### Notes

- 1. "I" stands for Intensity, the fourth output pin to control colour intensity.
- o: no blinking of this character
   blinking of this character at the frequency of VSync/16, VSync/32, VSync/64 or VSync/128 rate

#### 7 DISPLAY RAM ORGANIZATION

The display character RAM is organized as  $192 \times 12$  bits. See Table.3 for details. Bit < 11:5 > is the character data which determines 1 out of 128 different fonts (126 customized + 2 reserved code, i.e. carriage return code and space code). Bit < 4:0 > contains the attribute like colours etc. of this character font.

#### 7.1 Bits in the Display RAM

There are three different types of bit < 11:5 > configurations to be considered:

 When bit < 11:5 > indicates a customized character, bit < 4:1 > determines the colour (1 out of 16) of this character. Blinking of this character is controlled by bit < 0 >.

Table.4 gives the colour and blinking control.

2. Carriage return code (bit < 11:5 > = 1111110) is a special code that will finish the current display line, and start to display the character next to this code in the beginning of next line (row) with a spacing between lines (rows) defined by bit < 2:1 >.

Table 5 Attribute for carriage return code character size of next row and Line spacing.

| T4 | Т3 | size          | T2 | T1 | line spacing between rows | то | end of display control             |
|----|----|---------------|----|----|---------------------------|----|------------------------------------|
| 0  | 0  | 1 dot = 1H/1V | 0  | 0  | 0H line                   | 0  | continue display of next character |
| 0  | 1  | 1 dot = 2H/2V | 0  | 1  | 4H line                   | 1  | end of display                     |
| 1  | 0  | 1 dot = 3H/3V | 1  | 0  | 8H line                   |    |                                    |
| 1  | 1  | 1 dot = 4H/4V | 1  | 1  | 12H line                  |    |                                    |

It displays a transparent pattern on the screen.

Character size of the next line is determined by bit < 4:3 >. 1 dot equals to 1H/1V, 2H/2V, 3H/3V or 4H/4V. (H: OSD clock, V: horizontal scan line)

Bit < 2:1 > determines the number of horizontal lines in between two character rows.

Bit < 0 > is the "end of display" bit which is to indicate the end of the display for the current screen, before display RAM location 192. Table.5 gives the details.

The LC oscillator starts to oscillate when the vertical starting position controlled by the command B, C (see chapter 8.1) is matched and HSYNC is inactive. It stops if one of the following conditions was met: (see Fig.9)

- CR code is met at the end of each line
- · end of display bit met
- · space between character lines
- exhaustion of RAM location 192

In order to save power consumption (e.g. portable application like camcorder) and reduce the radiation, users are recommended to set the end of the display bit to stop the LC oscillator whenever needed.

3. **Space code** is a code which displays a transparent pattern on the screen and lasts for 1 character width. When the bit < 11:5 > = 1111 111, bit < 4:1 > determines the background colour of the characters/words **from** this space code in "box shadowing" and/or "north-west shadowing" modes (see section 8.2 for details).

Bit < 0 > is the ACM (Active Characters Monitor) control which, when enabled (= 1), will make the ACM pin active during the display of the characters following the space code, and will return to inactive only after the next space code which disables the ACM bit.

Table.6 gives the details and Fig.10 illustrates an example of the timing of ACM, FB and R, G, B, I pins when displaying a line of dots stream in characters.

**Table 6** Attribute for space code – Background colour and ACM control.

| T4 | ТЗ | T2 | T1         | ТО       |
|----|----|----|------------|----------|
| R  | G  | В  | I (note 1) | (note 2) |
| 0  | 0  | 0  | 0          |          |
| 0  | 0  | 0  | 0          |          |
| 0  | 0  | 1  | 0          |          |
| 0  | 0  | 1  | 1          |          |
| 0  | 1  | 0  | 0          |          |
| 0  | 1  | 0  | 1          |          |
| 0  | 1  | 1  | 0          |          |
| 0  | 1  | 1  | 1          |          |
| 1  | 0  | 0  | 0          |          |
| 1  | 0  | 0  | 1          |          |
| 1  | 0  | 1  | 0          |          |
| 1  | 0  | 1  | 1          |          |
| 1  | 1  | 0  | 0          |          |
| 1  | 1  | 0  | 1          |          |
| 1  | 1  | 1  | 0          |          |
| 1  | 1  | 1  | 1          |          |

#### **Notes**

- "I" stands for Intensity, the fourth output pin to control colour intensity.
- 2. ACM active control
  - 0: inactive (ACM pin = LOW)
  - 1: active (ACM pin = HIGH)



15



The ACM signal is for camcorder applications, when some part of the characters are to be recorded on the tape and displayed on the screen, (i.e. Date/Time) while some others (i.e. Battery status = OK) are only to be displayed on the screen. Fig.11 gives an example.

Fig.12 shows an example of the screen which includes some CR and SPACE code in.
In summary

- 1. Carriage return code is used to control
  - · character size of next line
  - space (in terms of number of horizontal lines) between current character line and next line

- end of display to stop the LC oscillator upto next match of vertical starting address.
- 2. Space code is to control
  - the background colour of the characters from this space code
  - · ACM active/inactive from this space code.
- 3. Display of the characters from RAM address 0 always. Space and carriage return code is to change the attribute and the position of the characters. The last character displayed on the TV screen is either the RAM location 192 or a CR code with "end of display" attribute set to one.



In this example, all the characters are displayed on the viewfinder. But only the data of "Date: July 15, 1992 is to be recorded onto the tape, so only these characters' ACM attribute bit equal to 1

Fig.11 Example of ACM signal used in the camcorder application.



September 1992

PCA8510

Table 7 Control register for display characters.

| Register                       |          | 6  | 5          | 4  | 3  | 2  | 1  | 0  |
|--------------------------------|----------|----|------------|----|----|----|----|----|
| DCR Address register (DCRAR)   | A7       | A6 | <b>A</b> 5 | A4 | A3 | A2 | A1 | A0 |
| DCR Attribute register (DCRTR) | reserved |    | T4         | Т3 | T2 | T1 | ТО |    |
| DCR Character register (DCRCR) | _        | C6 | C5         | C4 | СЗ | C2 | C1 | C0 |

# 7.2 How to load the character data into the display RAM

There are 3 registers to control, address and buffer the display characters.

**DCRAR (7:0)** is the address register which points to the location of the display RAM for which data is to be written into. The data loaded by command 3 and 4 is stored here.

**DCRTR (4:0)** is the attribute register which stores the data of command 2.

**DCRCR (6:0)** is the data register to store the character loaded by command 1 which is going to be loaded into the RAM location pointed to by DCRAR.

Table.7 shows the configuration of these three registers. See also Table.1 for command list.

The method used to write display characters into the display RAM, is similar to writing the bit pattern into the display fonts RAM. Post increment operation of the address counter/register is performed when a character is loaded into the current location pointed by the DCRAR.

Here is the detail:

- Step 1. Command 3 and 4 initialize the address of the RAM (one out of 192, i.e. 0 -- 191) and is stored in the DCRAR.
- Step 2. Command 2 is to determine the attribute of the character. The meaning of these 5 bits is dependent of the contents of the command 1 (i.e. carriage return code, space code or normal user's code, see section 7.1 for details).
- Step 3. Command 1 is the character code to be displayed on screen. When the complete command byte is received, the data which is stored within the DCRTR and this command 1 byte (which is stored in the DCRCR) is loaded in the RAM location by the DCRAR.

Step 4. Post increment operation is executed in the DCRAR to make it point to the next RAM location. Overflow of the DCRAR, i.e. overflow from 191 to 192, makes it undefined. The programmer has the responsibility to keep track of DCRAR and reload the right address whenever necessary.

It is the command 1 which triggers the load of DCRCR and DCRTR into RAM and the post increment operation.

If the attributes of a series of displayed characters are the same, only DCRCR has to be updated.

# 7.3 Default value of character size and background colour

The default value, after master reset, of the display characters are as follow:

- character size = 1V/1H
- background colour = blue (R = 0, G = 0, B = 1, I = 0)
- end of display control = 0

If another value is required, the first character should be space code and the second character should be CR code to define the character size and background colour.

# 8 ALL REGISTERS, AND COMMAND BANK SELECTION

Command 0, 7, 8, 9, A, B, C, D, F are for general control.

#### 8.1 Command 0, B, C, D

Command 0 is "bank selection". It is to determine the BS bit in the command list in Table.1. After master-reset BS bit is in 0 state.

Command B, C, D are to determine the start position of the characters. 64 different positions are available both for vertical and horizontal positions. Fig.12 shows and example. Also see Table.1 for command list. Default value of starting position is not guaranteed. ("Default" means the state after master reset)

19

PCA8510

The starting position is calculated as HPx = [  $4 \times (H5 \dots H0)$  DECIMAL + 5 ] (OSD LC clock) in which (H5 ... H0)  $\geq$  10 DECIMAL and VPx = [  $4 \times (V5 \dots V0)$  DECIMAL ] (Horizontal lines) in which (V5 ... V0) DECIMAL  $\geq$  0

**Note:** These value are exactly the same as those of PCA84C640 families.

#### 8.2 Command 7, 8, 9, A, F

Command 7, 8, 9 and A, F are the control register 1, 2, 3 and 4, 5 and are to control:

8.2.1 CONTROL REGISTER 1 (COMMAND 7)

- the disable (= 0)/enable (= 1) of the OSD (EN bit)
   Default = 0
- Scanning Mode of the TV standard (M1, M0), M1,M0 = 00, 1V, 1H (525LPF (Line Per Frame) /60 Hz - NTSC or 625LPF/50 Hz - PAL) M1,M0 = 01, reserved M1,M0 = 10, 1V, 2H (1050LPF/60 Hz - NTSC)

M1,M0 = 10, 1V, 2H (1050LPF/60 Hz - NTSC) M1,M0 = 11, 2V, 2H (1250LPF/100 Hz - PAL) Default = 00

In which 1V, 1H is the conventional NTSC or PAL scanning mode. 1V, 2H is the so called LPS (Line Progress Scan) which is for the IDTV in NTSC and 2V, 2H is for PAL system and is known as 50 Hz to 100 Hz scan conversion. Timing see Figs.13 and 14.



September 1992



September 1992

Fig.16 Hp/Vp bits to decide the active level of HSYNC/VSYNC signal.

MRA837

HSYNC/VSYNC pin



September 1992

PCA8510



September 1992





Fig.20 Background shadowing mode (IV): Frame Shadowing Mode.



3. Bp bit is to determine the polarity of the FB, ACM and RGB and I output polarity.

Bp = 0, active LOW

Bp = 1, active HIGH (the output colour is shown in Table.4

Default = 1

#### 8.2.2 CONTROL REGISTER 2 (COMMAND 8)

4. Hp is for the Horizontal Sync input polarity.

Hp = 0, active LOW

Hp = 1, active HIGH

Default = 0

5. Vp is similar to Hp (i.e. when C/S bit of command D is 0) and is for the Vertical Sync input.

Vp = 0, active LOW

Vp = 1, active HIGH

Default = 0

September 1992

6. S1, S0 are for background/shadowing mode control.

**Mode 0:** (Fig.17) S1,S0 = 00, "no background" mode. The OSD fonts/characters are directly superimposed on the TV video signals.

**Mode 1:** (Fig.18) S1,S0 = 01, north-west shadowing, available only in the character size = 2V/2H or 4V/4H.

The shadows of the characters are generated by placing a light source on the north-west 45 °C direction, (see also Fig.21 and Fig.22).

The shadow generated by the north-west shadowing mode is only within the 18 rows in vertical direction although it can be one bit extended to next font's 1st column in horizontal direction. Figs.23 and 24 illustrate how to design the bit pattern to get the required north-west shadow effect.

PCA8510



Mode 2: (Fig.19) S1,S0 = 10, box shadowing Box shadowing is to surround the character font by a 12 x 18 dots box in background. i.e. within the character font cell, where there is no foreground dot there is background dot, (see Fig.25).

**Mode 3:** (Fig.20) S1,S0 = 11, Frame Shadowing (raster blanking), background colour displayed on full screen where no bit patterns are on.

Default colour = blue (B=1, R=G=I=0)

The background colour is decided by command F and has 16 different colours, (see Table.1).

8.2.3 CONTROL REGISTER 3 (COMMAND 9)

BF1,BF0 bits are to control the character blinking frequency. It is decided by the:

Vsync/(16 x 2(BF1,BF0)decimal)Hz

i.e

BF1,BF0 = 00, blinking frequency is Vsync/16 Hz BF1,BF0 = 01, blinking frequency is Vsync/32 Hz BF1,BF0 = 10, blinking frequency is Vsync/64 Hz BF1,BF0 = 11, blinking frequency is Vsync/128 Hz

BR1,BR0 bits are to control the active ratio of the character blinking:

BR1,BR0 = 00, active ratio is 3:1

BR1,BR0 = 01, active ratio is 1:1

BR1,BR0 = 10, active ratio is 1:3

BR1,BR0 = 11, reserved

PCA8510



28



Objective specification

Standalone OSD PCA8510



Philips Semiconductors



Fig.26 shows the timing diagram of character blinking frequency and blinking ratio.

#### 8.2.4 CONTROL REGISTER 4 (COMMAND A)

 A/P, to select pin 2, ACM/P04 pin as ACM function or as P04.

A/P = 0, P04

A/P = 1, ACM

Default = 0

C/S, to select pin 15 as CK<sub>OUT</sub> or P05.

C/S = 0, P05

 $C/S = 1, CK_{OUT}$ 

Default = 0

 P/I, to decide the pins 17, 19, 21, 23 are for RI, GI, BI and FBI input or for general Port function.

P/I = 1, for RI, GI, BI and FBI

P/I = 0 for general Port

Default = 0.

# 8.3 Combination of two or more font cells to formulate a next pattern

The user can combine two (or more) font cells to formulate a next higher resolution pattern, (Figs.27, 28, 29 and 30).

The combination of two cells in the horizontal direction needs no special care. All 4 background/shadowing modes are applicable.

The combination of two cells in the vertical direction needs the following special care:

- space between two rows should be programmed as 0 (bit <2:1> of carriage return code = 00)
- Row 0 is reserved for use only in the north-west shadowing mode (details see section 8.2 command 8). It is when two characters are combined in vertical direction to formulate a new pattern, this row 0 contains the bit pattern of row 18 of the character above it. See (Figs.29 and 30).
- If no combined character in vertical direction is intended for this character, row 0 should be fill in all "0's".

September 1992





Fig.28 North-west shadowing mode in Combination of two character cell to form a new font (in horizontal direction).



PCA8510



# 8.4 Space code and carriage return code in different background/shadowing modes

Figs.31, 32, 33 and 34 show the space code and carriage return code in 4 different background/shadowing modes.

- in mode 0, "no background mode" both reserved codes display a transparent (no bit) pattern with the video signal as its background (superimpose).
- 2. in mode 1, "north-west shadowing" same as mode 0.

- 3. in mode 2, "box shadowing mode" space code display an opaque pattern with the background colour that it intends to change or keep (i.e. same as the background colour of the character next to this space code see Fig.33). Also space code can display a "transparent" pattern as shown in Fig.34. To select space code as opaque or transparent is done by metal option in mask making process and should be indicated on ROM code entry form. Carriage return code is a transparent pattern superimposed on the video.
- 4. in mode 3, "frame shadowing" transparent pattern with background colour as its colour.









39



Objective specification

Standalone OSD PCA8510











#### 9 OSD CLOCK IN DIFFERENT TV STANDARD

# 9.1 Maximum number of characters/row/frame in different TV standard

The maximum number of characters per row is determined by the

- LC OSD clock frequency
- TV standard

The maximum OSD clock frequency is 14 MHz. Given an NTSC 525LPF (Line Per Frame)/60 Hz example below, (Fig.41).

PCA8510



Objective specification

Standalone OSD PCA8510

The active video signal period of a horizontal line is 53.5 us. In order to reduce the jittering of the screen edge, overscan is normally applied by the TV manufacturer. It causes the real visible video period of a horizontal line reduced to 53.5 us  $\times 9/10 = 48.15$  us.

#### 9.1.1 CASE 1

- OSD clock frequency = 6 MHz i.e. period = 0.166 us,
- number of visible dots on a horizontal line 48.15 us/0.166 us = 290 dots
- the starting of first character dot is roughly 45 dots after HSYNC. (see command B, C, D).
- Thus the visible dots are 290 45 = 245 dots.
- Each character is composed of 12 × 18 dots.
- So the maximum number of characters displayed on a row with OSD clock = 6 MHz in 525LPF/60 Hz NTSC are 245/12 = 20 characters.
- In a 19" TV screen, the width of a horizontal line is around 370 mm which gives approximately 18.5 mm/character in width.

#### 9.1.2 CASE 2

- OSD clock frequency = 10 MHz i.e. Dot period = 0.1 us
- 48.15/0.1 = 481 dots per horizontal line
- 481 45 = 436 visible dots in a line
- 436/12 = 36 characters per row
- Again, in the 19" TV case, the character width is 370 mm/36 = 10.3 mm per character.

### 9.2 Maximum number of rows of characters per frame:

- In NTSC 525/60, the active lines are roughly 241.5H to 249.5H per field (Fig.42). Take 241 as an example, the maximum number of character rows per frame is (remember a character is 12 x 18 dots): 241/18 = 13 rows.
- In PAL 625/50, it is around 280/18 = 15 rows.
- In 1050/60 NTSC, although the active lines per frame is doubled but in order to keep the character physical height the same as the 525/60 NTSC, HSYNC is internally divided by two in this mode, (see also section 6.2). So the maximum number of character rows are 13.
- In PAL 1250/100, it is not necessary to divide the HSYNC by two because both horizontal and vertical frequency are doubled. The maximum number of character rows are 15.

#### 9.3 Maximum OSD frequency

The LC OSD oscillator can work in between 4 MHz to 14 MHz.

As PCA8510 supports 4 different TV scanning standards, to apply the right OSD clock frequency to it is essential for best looking characters.

- In the conventional NTSC 525LPF/60 Hz and PAL 625LPF/50 Hz, the OSD clock is directly applied to the OSD circuitry and can be as low as 4 MHz and as high as 14 MHz.
  - In NTSC 525/60 standard, each character dot physical width on a 19" screen, when the OSD clock frequency is 8 MHz, is 13.2 mm.
- In the 1050LPF/60 Hz NTSC LPS standard, to keep the character dots look with the same width as that of the 525LPF/60 Hz with a OSD clock frequency equal 7 MHz, the DOSC needs to be 14 MHz because the horizontal line frequency is doubled.
  - Internally, the HSYNC is also divided by 2 to keep the same character height as that of 525/60 standard.
- 3. In the 1250/100 PAL standard, the OSD clock frequency needs to be doubled as well to keep the dot physical width the same as that of the 625/50 PAL standard. The HSYNC is directly applied to the OSD circuitry without being divided by two because both horizontal frequency (1250 Hz) and vertical frequency (100 Hz) are doubled.

#### 10 OUTPUT PORTS, R, G, B AND FB INPUT

In the teletext with OSD application, there are two "text" sources to be displayed: the teletext characters and the OSD characters.

#### 10.1 Teletext switch

In this proposal, a switching circuit which enables the OSD characters to be displayed on the teletext and TV picture is implemented.

Fig.43 shows the block diagram of the switching circuit. Command A (Table.1) is the control register 4. The P/I bit is to control the RI, GI, BI and FI pins as either text input pins or output Port pins. When P/I bit is configured as the text input, the text deinterlacing function is performed internally to reduce the flickering of the display lines.

PCA8510





## 10.2 Output Ports

The Port 0 is an output Port.

### 10.2.1 PORT WRITE

When Port pin is in output state, 0 or 1 can be written to the Port register by command E (see Table.1)

### 10.2.2 PORT OPTION

Option 1: standard output
Option 2: open drain output

Option 3: push-pull output

### 10.2.3 POWER ON PRESET/PRE-RESET OF P00 - P05

Mask option is available to configure the P00 - P05 to a predefined stage (0 or 1) after reset signal is active.

PCA8510



48





PCA8510





PCA8510

# Standalone OSD





MRA870

Fig.50 Port option and after master reset status and space code option.

# 11 LIMITING VALUES

In accordance with the Absolute Maximum System (IEC 134)

| SYMBOL           | PARAMETER                                 | MIN. | MAX.                 | UNIT |  |
|------------------|-------------------------------------------|------|----------------------|------|--|
| V <sub>DD</sub>  | supply voltage                            | -0.5 | +7.0                 | ٧    |  |
| V <sub>I</sub>   | all input voltage                         | -0.5 | V <sub>DD</sub> +0.5 | ٧    |  |
| P <sub>tot</sub> | total power dissipation                   | _    | 500                  | mW   |  |
| −l <sub>oн</sub> | maximum source current for all Port lines | _    | 5                    | mA   |  |
| loL              | maximum sink current for all Port lines   | _    | 5                    | mA   |  |
| T <sub>STG</sub> | storage temperature                       | -55  | +125                 | °C   |  |
| T <sub>AMB</sub> | ambient operating temperature range       | -20  | +70                  | °C   |  |

PCA8510

## 12 DC CHARACTERISTICS

 $V_{DD} = 4.5 \text{ V}; \approx 5.5 \text{ V}; V_{SS} \text{ 0 V}; T_{AMB} = -20 \approx +70 ^{\circ}\text{C}; \text{ All voltages with respect to } V_{SS}; \text{ unless otherwise specified.}$ 

| SYMBOL           | PARAMETER                             | CONDITIONS                                                                         | MIN.               | TYP. | MAX.               | UNIT |
|------------------|---------------------------------------|------------------------------------------------------------------------------------|--------------------|------|--------------------|------|
| V <sub>DD</sub>  | supply voltage operating              |                                                                                    | 4.5                | 5.0  | 5.5                | V    |
| DD               | supply current operating              | $V_{DD} = 5 \text{ V}, F_{XTAL} = 3 \text{ MHz},$<br>$F_{DOSCLC} = 10 \text{ MHz}$ | -                  | 5    | 10                 | mA   |
|                  |                                       | $V_{DD} = 5 \text{ V}, F_{XTAL} = 3 \text{ MHz},$<br>$F_{DOSCL} = 14 \text{ MHz}$  | -                  | 7    | 14                 | mA   |
|                  | supply current operating              | $V_{DD} = 5 \text{ V}, F_{XTAL} = 3 \text{ MHz},$<br>$F_{DOSCL} = \text{stop}$     | _                  | 1.0  | 2.0                | mA   |
| RESETN, 1        | TEST1, TEST2, HSYNC, VS               | SYNC inputs                                                                        |                    |      |                    |      |
| V <sub>IL</sub>  | input voltage LOW                     |                                                                                    | 0                  | -    | 0.3V <sub>DD</sub> | V    |
| * 1L             | input voltage HIGH                    |                                                                                    | 0.7V <sub>DD</sub> | _    | V <sub>DD</sub>    | V    |
| ±l <sub>IL</sub> | input leakage current                 | $V_{SS} < V_{I} < V_{DD}$                                                          | 0.01               | 0.20 | 10                 | μА   |
| :                | P05 (with combined funct              | ions) inputs                                                                       |                    |      |                    |      |
| V <sub>IL</sub>  | input voltage LOW                     |                                                                                    | 0                  | -    | 0.3V <sub>DD</sub> | V    |
| * IL             | input voltage HIGH                    |                                                                                    | 0.7V <sub>DD</sub> | _    | V <sub>DD</sub>    | V    |
| ±l <sub>IL</sub> | input leakage current                 | $V_{SS} < V_1 < V_{DD}$                                                            | -                  | _    | 10                 | μА   |
|                  | - P05 (with combined fund             | ctions)                                                                            |                    |      |                    |      |
| I <sub>OL</sub>  | output sink current LOW               | $V_{DD} = 5 \text{ V}, V_{O} = 0.4 \text{ V}$                                      | 5.0                | 12.0 |                    | mA   |
| -1 <sub>ОН</sub> | pull-up output source<br>current HIGH | $V_{DD} = 5 \text{ V}, V_{O} = 0.7 V_{DD}$                                         | 40                 | 100  | _                  | μА   |
|                  | pull-up output source<br>current HIGH | $V_{DD} = 5 \text{ V}, V_{O} = V_{SS}$                                             | -                  | 140  | 400                | μА   |
|                  | pull-up output source current HIGH    | $V_{DD} = 5 \text{ V}, V_{O} = V_{DD} - 0.4 \text{ V}$                             | 3.0                | 7.0  |                    | mA   |
| SDA, SCK         | inputs                                |                                                                                    |                    |      |                    |      |
| V <sub>IL</sub>  | input voltage LOW                     |                                                                                    | 0                  | _    | 0.3V <sub>DD</sub> | V    |
| ı <b>L</b>       | input voltage HIGH                    |                                                                                    | 0.7V <sub>DD</sub> | _    | V <sub>DD</sub>    | V    |
| SDA, SCK         | outputs (open drain only              | )                                                                                  |                    |      |                    |      |
| loL              |                                       | $V_{DD} = 5 \text{ V}, V_{O} = 0.4 \text{ V}$                                      | 3.0                |      |                    | mA   |
|                  | FB, P04/ACM, P05/CKout                | outputs                                                                            |                    |      |                    |      |
| l <sub>OL</sub>  | push-pull output sink current LOW     | $V_{DD} = 5 \text{ V}, V_{O} = 0.4 \text{ V}$                                      | 3.2                | 5.5  | -                  | mA   |
| l <sub>OH</sub>  | pull-up output source current HIGH    | V <sub>DD</sub> 5 V, V <sub>O</sub> 0.7V <sub>DD</sub>                             | 40                 | 100  | _                  | μА   |
|                  | pull-up output source current HIGH    | $V_{DD} = 5 \text{ V}, V_{O} V_{SS}$                                               | -                  | 140  | 400                | μА   |
|                  | push-pull output source current HIGH  | $V_{DD} = 5 \text{ V}, V_{O} = V_{DD} - 0.4 \text{ V}$                             | 1.6                | 2.4  | _                  | mA   |

PCA8510

#### 13 AC CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | CONDITIONS                      | MIN. | TYP. | MAX. | UNIT |
|---------------------|---------------------------------------------------------|---------------------------------|------|------|------|------|
| Oscillator          |                                                         |                                 |      |      |      |      |
| F <sub>XTAL</sub>   | crystal frequency                                       | $V_{DD} = 5 V \pm 10\%$         | 1.0  | 3.0  | 6.0  | MHz  |
| F <sub>DOSCLC</sub> | DOS oscillator for 1V/1H                                | $V_{DD} = 5 \text{ V} \pm 10\%$ | 1.0  | 7.0  | 10.0 | MHz  |
|                     | DOS oscillator frequency for 1V/2H, 2V/2H scanning mode | $V_{DD} = 5 \text{ V} \pm 10\%$ | 2.0  | 12.0 | 14.0 | MHz  |

# 14 DEFAULT VALUE OF REGISTERS AFTER MASTER RESET

Unless mentioned below, all the other register's initial values are **not** guaranteed after master reset.

#### 14.1 User directly controllable registers

- BS (Bank select) bit = 0
- EN bit = 0, → OSD is disabled in the initial state It is enabled by setting command 7
- Scanning mode, M1,M0 = 00, → conventional 525 LPF/60 Hz-NTSC and/or 625LPF/50 Hz-PAL
- Bp = 1, → initial state of FB, ACM, R, G, B, I active level is active high
- Hp = 0,  $\rightarrow$  HSYNC active level, initially, is active low
- Vp = 0,  $\rightarrow VSYNC$  active level, initially, is active low
- S1,S0 = 00, → default background mode is "no background or so called superimpose"
- Control register 5, background colour in frame shadowing mode: blue (B = 1, R = G = I = 0)
- A/P = 0,  $\rightarrow$  ACM/P04 pin acts as output Port pin
- C/S = 0,  $\rightarrow$  CK<sub>OUT</sub>/P05 pin acts as output Port pin
- P/I = 0, → P00/RI, P01/GI, P02/BI and P03/FBI act as output Port pins.

# 14.2 User indirectly controllable registers

- ACM register = 0, → initial state is ACM output low unless changed by the space code
- Character size register = 00, 1V/1H, → initial state of character size is the 1V/1H unless changed by carriage return code
- Background colour register = blue
   (B = 1, R = G = I = 0); → unless changed by space
   code
- "End of display" register = 0, → so display is enabled if EN bit of control register 1 (command 7) is enabled
- Bank Selection register (BS bit of command) = 1.

55

PCA8510

# 15 PACKAGE OUTLINE





#### 16 SOLDERING

#### 16.1 Plastic dual in-line packages

### 16.1.1 BY DIP OR WAVE

The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 s. The total contact time of successive solder waves must not exceed 5 s.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### 16.1.2 REPAIRING SOLDERED JOINTS

Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 °C, it must not be in contact for more than 10 s; if between 300 and 400 °C, for not more than 5 s.

PCA8510

## 17 DEFINITIONS

| Data sheet status                                        |                                                                                                                                                                                                                                                                                                                                                    |  |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Objective specification                                  | This data sheet contains target or goal specifications for product development.                                                                                                                                                                                                                                                                    |  |
| Preliminary specification                                | This data sheet contains preliminary data; supplementary data may be published later                                                                                                                                                                                                                                                               |  |
| Product specification                                    | This data sheet contains final product specifications.                                                                                                                                                                                                                                                                                             |  |
| Limiting values                                          |                                                                                                                                                                                                                                                                                                                                                    |  |
| more of the limiting values operation of the device at t | n accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or<br>may cause permanent damage to the device. These are stress ratings only and<br>hese or at any other conditions above those given in the Characteristics sections of this<br>Exposure to limiting values for extended periods may affect device reliability. |  |

Application information

Where application information is given, it is advisory and does not form part of the specification.

# Philips Semiconductors – a worldwide company

**Argentina** IEROD, Juramento 1.991 - 14'B, 1428 Buenos Aires, Tel. (541)786-76-35, Fax. (541)786-93-67

Australia 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. (02)805 4455, Fax. (02)805 4466 **Austria** Triester Str. 64, 1101 WIEN, Tel. (0222)60 101-0, Fax. (0222)60 101-1975

Belgium 80 Rue Des Deux Gares, B-1070 BRUXELLES, Tel. (02)525 6111, Fax. (02)525 7246

Brazil Rua do Rocia 220, SAO PAULO-SP, CEP 04552, P.O. Box 7383-CEP 01051,

Tel. (011)829-1166, Fax. (011)829-1849

Canada DISCRETE SEMICONDUCTORS: 601 Milner Ave, SCARBOROUGH, ONTARIO, M1B 1M8, Tel. (416)292-5161 INTEGRATED CIRCUITS: 1 Eva Road, Suite 411, ETOBICOKE, Ontario, M9C 4Z5, Tel. (416)626-6676

Chile Av. Santa Maria 0760, SANTIAGO, Tel. (02)773 816

Colombia Carrera 21 No. 56-17, BOGOTA, D.E., P.O. Box 77621, Tel. (01)249 7624

Denmark Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. (32)88 3333, Fax. (32)96 0125

Finland Sinikalliontie 3, SF-02630 ESPOO, Tel. (0)50261, Fax. (0)520971

France 117 Quai du Président Roosevelt, 92134 ISSY-LES-MOULINEAUX Cedex, Tel. (01)409 38 000, Fax. (01)409 38 127

Germany Burchardstrasse 19, D-2 HAMBURG 1,

Tel. (040)3296-0, Fax. (040)3296 213

Greece No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01)4894 339/4894 911

Hong Kong 15/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, Tel. (0)4245 121, Fax. (0)4806 960

India PEICO ELECTRONICS & ELECTRICALS LTD.,

Components Dept., Shivsagar Estate, Block 'A', Dr. Annie Besant Rd., Worli, BOMBAY-400 018, Tel. (022)4938 541, Fax. (022)4941 595

Indonesia Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189

Ireland Newstead, Clonskeagh, DUBLIN 14, Tel. (01)6933 55, Fax. (01)6978 56

Italy V. Le F. Testi, 327, 20162-MILANO, Tel. (02)6752 2642, Fax. (02)6752 2648

Japan Philips Blog 13-37, Kohnan 2-chome, Minato-ku, TOKIO 108, Tel. (03)3740 5101, Fax. (03)37400 570

Korea (Republic of) Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)794-5011, Fax. (02)798-8022

Malaysia No. 76 Jalan Universiti, 46200 PETALING JAYA.

SELANGOR, Tel. (03)7755 1088, Fax. (03)757 4880

Mexico Paseo Triunfo de la Republica, No. 215 Local 5, Cd Juarez

CHI HUA HUA 32340, Tel. (016)18-67-01/18-67-02

Netherlands Postbus 90050, 5600 PB EINDHOVEN, Tel. (040)78 37 49, Fax. (040)78 83 99

New Zealand 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09)894-160, Fax. (09)897-811

Norway Box 1, Manglerud 0612, OSLO, Tel. (02)74 8000, Fax. (02)74 8341

Pakistan Philips Markaz, M.A. Jinnah Rd., KARACHI-3, Tel. (021) 725 772

**Peru** Carretera Central 6.500, LIMA 3, Apartado 5612, Tel. (014)35 00 59

Philippines PHILIPS SEMICONDUCTORS PHILIPPINES Inc, 106 Valero St. Salcedo Village, P.O. Box 911, MAKATI, Metro MANILA, Tel. (02)810-0161, Fax. (02)817 3474

Portugal Av. Eng. Duarte Pacheco 6, 1009 LISBOA Codex, Tel. (019) 68-31-21, Fax. (019) 65-80-13 Singapore Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65) 350-2000, Fax. (65) 251-6500

South Africa 195-215 Main Road, JOHANNESBURG 2000, P.O. Box 7430, Tel. (011)8893 911, Fax. (011)8893 191 Spain Balmes 22, 08007 BARCELONA,

Tel. (03)301 6312, Fax. (03)301 4243

Sweden Tegeluddsvägen 1, S-11584 STOCKHOLM, Tel. (0)8-7821 000, Fax. (0)8-782 9002

**Switzerland** Allmendstrasse 140-142, CH-8027 ZÜRICH, Tel. (01)488 2211, Fax. (01)482 8595

**Taiwan** 581 Min Sheng East Road, P.O. Box 22978, TAIPEI 10446, Tel. (2)509 7666, Fax. (2)500 5899

Thailand PHILIPS ELECTRICAL Co. of THAILAND Ltd., 60/14 MOO 11, Bangna - Trad Road Km. 3 Prakanong, BANGKOK 10260, Tel. (2)399-3280 to 9, (2)398-2083, Fax. (2)398-2080

Turkey Talatpasa Cad. No. 5, 80640 LEVENT/ISTANBUL, Tel. (01)179 2770, Fax. (01)169 3094

United Kingdom Philips Semiconductors Limited, P.O. Box 65, Philips House, Torrington Place, LONDON, WC1E 7HD, Tel. (071)436 41 44, Fax. (071)323 03 42

United States INTEGRATED CIRCUITS: Red States INTEGRATED CIRCUITS: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800)234-7831, Fax. (408)991-3581
DISCRETE SEMICONDUCTORS: 2001 West Blue Heron Blvd., P.O. Box 10330, RIVIERA BEACH, FLORIDA 33404, Tel. (407)881-3200, Fax. (407)881-3300

Uruguay Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044

Venezuela Calle 6, Ed. Las Tres Jotas, CARACAS, 1074A, App. Post. 78117, Tel. (02)241 75 09 Zimbabwe 62 Mutare Road, HARARE, P.O. Box 994,

Tel. (04)47 211

For all other countries apply to: Philips Semiconductors, International Marketing and Sales, Building BAF-1, P.O. Box 218, 5600 MD, EINDHOVEN, The Netherlands, Telex 35000 phtcnl, Fax. +31-40-724825

© Philips Export B.V. 1992 SCD12

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

Date of release: 11-'92

9397 700 50011

# **Philips Semiconductors**



59

PHILIPS

EEU S I NAME

034109 V- B