

### Environment



MS DOS Operating System

1 Mb Address Space
Real Mode (No protection:

Programs can modify System code)

**DOS Extender** Program for DOS allows to use 4 GB Address Space and Protected Mode

DOS/4GW Professional Protected Mode Run-time Version: Copyright (c) Rational Systems, Inc. 1990-1994

### Lab #1

Hello, DOS!

### Lab #1 «Hello, DOS!»

Description: Print «Hello, DOS!» to console

Operating system provides an access to hardware including IO access.

We use operating system (via **syscall** in modern OSes) to write into standard output (to console).

In **DOS** we can call system functions using interrupt.

#### **Background:**

- Registers
- Interrupts

# Registers

| Ger | neral-Purpo | se Registe | ers |        |        |  |
|-----|-------------|------------|-----|--------|--------|--|
| 31  | 16          | 15 8       | 7 ( | 16-bit | 32-bit |  |
|     |             | AH         | AL  | AX     | EAX    |  |
|     |             | BH         | BL  | BX     | EBX    |  |
|     |             | CH         | CL  | CX     | ECX    |  |
|     |             | DH         | DL  | DX     | EDX    |  |
|     |             | В          | P   | ]      | EBP    |  |
|     |             | S          | I   | ]      | ESI    |  |
|     |             | D          | )I  | 1      | EDI    |  |
|     |             | S          | P   | 1      | ESP    |  |

Figure 3-5. Alternate General-Purpose Register Names

### Interrupts

#### Interrupt instruction:

int N // N is interrupt number

**MS DOS:** 21h (33 in decimal) is interrupt to call system function

int 21h

Function number is placed to **ah** register Other registers content depends on function

## Write string

#### MS DOS:

AH = 09h - WRITE STRING TO STANDARD OUTPUT

Entry: DS:DX -> '\$'-terminated string

- 1. Put 09h to ah using mov instruction
- 2. Put string address into **edx** (DOS extender cares about DS:DX)
- 3. Use int 21h to call system function 09h

```
#include "stdio.h"
int main(void) {
    char *DosMsg = "Hello, DOS! \n\r$"
    /* Our string ends with $ symbol */
    /* This is assembler code block */
    __asm {
        mov ah, 09h // to write string
        mov edx, DosMsg // put str address to edx
        int 21h // interrupt 21h for system call
    return 0;
```

### Lab #2

System Tables

### Lab #2 «System Tables»

**Description:** Print Global Description Table (GDT) entries and Interrupt Descriptor Table (IDT) entries

#### **Background:**

- GDT stores system descriptors (for segments and system tables)
- IDT stores interrupt gates (including handler pointers)





Figure 3-8. Segment Descriptor



Figure 6-2. IDT Gate Descriptors

```
/* Descriptor table register */
typedef struct DTR {
    union {
        struct {
            u32 t dw0;
            u32 t dw1;
        } raw;
        struct {
            u16 t Limit; // size of table in bytes
            u32 t Base; // address of table
            u16 t Padding;
        };
    };
} DTR, *PDTR;
DTR gdtr, idtr;
```

Table 2-3. Summary of System Instructions

| Instruction | Description                      | Useful to Application? |  |  |  |  |  |
|-------------|----------------------------------|------------------------|--|--|--|--|--|
| LLDT        | Load LDT Register                | No                     |  |  |  |  |  |
| SLDT        | Store LDT Register               | No                     |  |  |  |  |  |
| LGDT        | Load GDT Register                | No                     |  |  |  |  |  |
| SGDT        | Store GDT Register               | No                     |  |  |  |  |  |
| LTR         | Load Task Register               | No                     |  |  |  |  |  |
| STR         | Store Task Register              | No                     |  |  |  |  |  |
| LIDT        | Load IDT Register                | No                     |  |  |  |  |  |
| SIDT        | Store IDT Register               | No                     |  |  |  |  |  |
| MOV CRn     | Load and store control registers | No                     |  |  |  |  |  |

```
// IDT entry
typedef struct IDT_ENTRY {
   u16 t offset 1;
   ul6 t seg sel;
   u8 t zero;
   u8 t flags;
   u16 t offset h;
} IDT ENTRY, *PIDT ENTRY;
PIDT ENTRY idt;
/* We set memory with zeros */
memset(& idtr, 0, sizeof( idtr));
___asm {
    sidt idtr // read IDT register
idt = (PIDT ENTRY) idtr.Base; // pointer to IDT
```

```
typedef union GDT ENTRY {
    struct {
        uint32 low;
       uint32 high;
    } raw;
    struct {
        uint16 limit low;
        uint16 base low;
        uint8 base mid;
        uint8 type:4;
        uint8 s:1; // S bit is 0 for segments
        uint8 dpl:2;
        uint8 p:1;
        uint8 limit high:4;
        uint8 avl:1;
        uint8 rsrvd:1; // L bit (only in 64-bit)
        uint8 db:1;
       uint8 g:1;
       uint8 base_high;
    } desc; // Segment descriptor NB! GDT can contain other entities
} GDT_ENTRY, *PGDT_ENTRY;
/* We set memory with zeros */
memset(& gdtr, 0, sizeof( gdtr));
__asm {
    sgdt gdtr // read GDT register
}
gdt = (PDESCRIPTOR) gdtr.Base; // pointer to GDT
```

Lab #3

Page Fault Handler

# Lab #3 «Page Fault Handler»

**Description:** Replace system page fault handler with your own

- 1. Enable paging
- 2. Create gap in mapping and generate BSOD
- 3. Create page fault interrupt handler to close the gap
- 4. Replace system PF handler

#### **Background:**

- Paging
- Interrupts



Figure 2-1. IA-32 System-Level Registers and Data Structures

| 31   30   29   28   27   26   25   24   23   22   21       | 20 19 18 17             | 16 15 14 13                        | 12          | 11 10 9 | 8 | 7 | 6 | 5   | 4                     | 3                      | 2      | 1           | 0   |                     |
|------------------------------------------------------------|-------------------------|------------------------------------|-------------|---------|---|---|---|-----|-----------------------|------------------------|--------|-------------|-----|---------------------|
| Address of page directory <sup>1</sup>                     |                         |                                    | Ignored     |         |   |   |   | PCD | P<br>W<br>T           | lg                     | nore   | ed          | CR3 |                     |
| Bits 31:22 of address<br>of 4MB page frame                 | Reserved<br>(must be 0) | Bits 39:32 of address <sup>2</sup> | P<br>A<br>T | Ignored | G | 1 | D | Α   | P<br>C<br>D           | P<br>W<br>T            | U<br>S | R<br>/<br>W | 1   | PDE:<br>4MB<br>page |
| Address of page table Ignored D A P P W / R / S W          |                         |                                    |             |         |   |   |   | 1   | PDE:<br>page<br>table |                        |        |             |     |                     |
| Ignored                                                    |                         |                                    |             |         |   |   |   |     | <u>0</u>              | PDE:<br>not<br>present |        |             |     |                     |
| Address of 4KB page frame  Ignored G P A D A P P W / K S W |                         |                                    |             |         |   |   |   | 1   | PTE:<br>4KB<br>page   |                        |        |             |     |                     |
| Ignored                                                    |                         |                                    |             |         |   |   |   |     | <u>0</u>              | PTE:<br>not<br>present |        |             |     |                     |

Figure 4-4. Formats of CR3 and Paging-Structure Entries with 32-Bit Paging

```
#define NP 512 // This page will be marked as not present
#define PAGE SIZE 4096
#define PTE SIZE 4
#define PTE PER_PAGE (PAGE_SIZE/PTE_SIZE)
/* Page table we create should contain aligned pages */
u32 t *pt aligned;
u32 t *np page ptr; // not preset page
void page table create() {
    char *p = (char *)malloc(8*1024*1024); // 8Mb
/* 4Mb aligned pointer got from allocated 8Mb region */
    pt aligned = (u32 t *)(((u32 t)p) & 0xffc00000) + 0x400000);
    for (int i = 0; i < PTE PER PAGE; i++) {</pre>
// page directory entry
        u32 t pde = i*0x400000 // 4Mb page
                 + 0x87; // Present, RW, US, PS bits on
        pt aligned[i] = pde;
        if (i == NP) {
            pt aligned[i] = pt aligned[i] & 0xFFFFFFFE;
            p np pde = &pt aligned[i];
    }
    printf("Page %d is not present now\n", NP);
}
```



Figure 2-7. Control Registers

```
#define PF ADDR 0x80000000 // page #512 (NP*4Mb)
asm {
    cli // disable interrupts
    mov eax, pt aligned
    mov cr3, eax // Put our page table address into CR
    mov eax, cr4
    or eax, 90h // PGE, PSE bits on
    mov cr4, eax
    mov eax, cr0
    or eax, 80000000h // PE bit on
    mov cr0, eax // Enable paging
    sti // enable interrupts
addr = (u32 t *)PF_ADDR;
printf("Memory %p: %d\n", addr, *addr); // BSOD
```



Figure 4-12. Page-Fault Error Code

```
void declspec(naked) pf handler(void)
{
     asm {
        push eax
        push edx
        mov edx, cr2
        cmp edx, PF ADDR
        jnz pf
        mov eax, p np pde
        or dword ptr[eax], 1h // set present bit
        invlpg [eax] // flush TLB cache entry
        lea eax, incr // increment our counter
        add [eax], 1
        jmp done
pf:
        pop edx
        pop eax
        push old segment // call default PF-handler
        push old offset
        retf
done:
        pop edx
        pop eax
        add esp, 4 // pop error code
        iretd // 32-bit return from interrupt!
}
```



Figure 6-3. Interrupt Procedure Call

```
#define PF NUM 14 // Number of PF handler gate in IDT
// Get offset and segment to put into IDT
asm {
   mov edx, offset pf handler
    mov new offset, edx
   mov ax, seg pf handler
   mov new segment, ax
}
// Store default PF-handler
old offset = idt[PF NUM].offset l
         (idt[PF NUM].offset h << 16);</pre>
old segment = idt[PF NUM].seg sel;
// Replace default handler with our handler
idt set gate(PF NUM,
    (u32 t) new offset,
    new segment,
    idt[PF NUM].flags);
```

```
// IDT entry
typedef struct IDT ENTRY {
    u16 t offset 1;
    ul6 t seg sel;
    u8 t zero;
    u8 t flags;
    ul6 t offset h;
} IDT ENTRY, *PIDT ENTRY;
PIDT ENTRY idt;
void idt set gate(u8 t num,
    u32 t offset,
    u16 t seg sel,
   u8 t flags
    idt[num].offset l = offset & OxFFFF;
    idt[num].offset h = (offset >> 16) & 0xFFFF;
    idt[num].seg sel = seg sel;
    idt[num].zero = 0;
    idt[num].flags = flags;
```

```
addr = (u32 t *)PF ADDR;
/* Access to the memory
that we marked as not present
should generate page fault exception */
// to see default page fault
printf("Memory %p: %d\n", addr, *(addr + 4));
printf("Memory %p: %d\n", addr, *addr); // to recover
page
```

