# CO 224 – LAB 6 BUILDING A MEMORY HIERARCHY COMPARISON REPORT

DISSANAYAKE D.M.I.G. : E/19/090

WIJERATHNA I.M.K.D.I.: E/19/446

**GROUP 13** 

SEMESTER 4

28/06/2023

#### **INTRODUCTION**

In this lab we are intended to build a memory sub-system for the CPU that have been built on the previous lab. In this report only the data memory (not considering instruction) sub section is considered. First part of the lab expects us to design the memory sub-system only using data memory. Then, in the later part it suggests us to introduce a data cache in between registers and data memory.







Lab 6 Part 2 (with cache)

In a cache-less system, the CPU directly accesses the main memory, leading to longer memory access latencies and potential performance slowdowns. On the other hand, a cache-full system incorporates a cache between the CPU and main memory, enabling faster access to frequently used data and instructions. By exploiting temporal and spatial locality, cache-full systems can reduce memory stalls and improve overall system performance. However, cache-full systems are more complex in design and require additional hardware for cache management. The choice between cache-less and cache-full designs depends on factors such as performance requirements, cost considerations, and design complexity.

# **SAMPLE CODE USED:** sample\_program.s

# Selected register values monitoring w.r.t. time

Part 1 (without cache)

PS D:\PE19 Fourth Semester\CO224-Computer Architecture\Labs\Lab6\Part1> vvp test WARNING: .\cpu\_tb.v:43: \$readmemb(instr\_mem.mem): Not enough words in the file fo VCD info: dumpfile cpu\_wavedata.vcd opened for output. TIME R1 R2 R3 R5 R6 **R7** .\cpu\_tb.v:71: \$finish called at 3050 (100ps)

PS D:\PE19 Fourth Semester\CO224-Computer Architecture\Labs\Lab6\Part1>

Part 2 (with cache)

PS D:\PE19 Fourth Semester\C0224-Computer Architecture\Labs\Lab6\Part 2> vvp test WARNING: .\cpu\_tb.v:43: \$readmemb(instr\_mem.mem): Not enough words in the file for VCD info: dumpfile cpu\_wavedata.vcd opened for output. TIME R1 R4 R5 R6 **R7** R2 R3 .\cpu tb.v:81: \$finish called at 5050 (100ps) PS D:\PE19 Fourth Semester\C0224-Computer Architecture\Labs\Lab6\Part 2>

The same time scale is used in both parts. (`timescale 1ns/100ps)

#### **GTKWave outputs:**

Part 1 (without cache)



# Part 2 (with cache) GTKWave - D:\PE19 Fourth Semester\CO224-Computer Architecture\Labs\Lab6\Part 2\cpu\_wavedata.vcd File Edit Search Time Markers View Help 🚜 🕞 📋 🛛 🔾 🔾 🤙 🦒 🙌 🕻 🖨 From: 0 sec To: 505 ns Marker: 0 sec | Cursor: 0 sec ▶ <u>S</u>ST Signals Time CLK = PC[31:0] = 0 4 8 12 16 20 24 INSTRUCTION[31:0] =: 000010110000000000001000000011 ALUOP[2:0] =: ADDRESS[7:0] =: READDATA[7:0] =: 09 WRITEDATA[7:0] =: 05 04 09 READ = WRITE = BUSYWAIT = ADDRESS\_DM[5:0] =: 01 READDATA\_DM[31:0] =: жжжжжж00 жжжж0000 xx000000 00000000 XXXXXXX WRITEDATA\_DM[31:0] = 000000xx READ\_DM = WRITE\_DM = BUSYWAIT\_DM = ALURESULT[7:0] =: 05 01 05 04 09 05 part 2 continued... ▢ X cpu\_wavedata.vcd Marker: 0 sec | Cursor: 157900 ps To: 505 ns 300 ns 36 40 44 48 52 5 001011000000000000010000000011 00001+ 00001+ xxxxxxxxxxxxxx 05 01 хx 05 09 00 01 хx XXXXXXXX 000000xx 01 05 жx

## **Cache-less Memory Subsystem:**

The cache-less memory subsystem refers to a design where the CPU directly accesses main memory without any intermediate cache. In this case, every memory access requires a long latency to fetch or store data from the main memory.

## **Cache-full Memory Subsystem:**

The cache-full memory subsystem incorporates a cache between the CPU and main memory. The cache is designed to store frequently accessed data and instructions, reducing the memory access latency for subsequent requests.

# **Performance Analysis:**

Cache-less: 3050 (100ps)Cache-full: 5050 (100ps)

The cache-full memory subsystem is expected to improve the performance of the cache-full memory subsystem because of the introduced caching mechanism. The cache stores recently accessed instructions and data, allowing the CPU to retrieve them quickly without waiting for the main memory access. As a result, the cache-full system reduces the number of memory stalls and improves overall execution time. However, when a read-miss or write-miss occurs; approximately 21 clock cycles are additionally spent as the miss-penalty. The penalty occurs due to the fact that it has to bring back a whole block of memory.

In conclusion, the cache-full memory subsystem demonstrated superior performance compared to the cache-less system for the given assembly code in terms of hit rate. On the other hand, in terms of miss penalties the cache-less system is far ahead than the cache-full one. Hence, we can conclude that the performance depends on the nature of the assembly code we are providing. More specifically, the hits and misses in the provided assembly code.