

# EC2x&AG35-Quecopen PCM Interface Configuration

# LTE Module Series

Rev. EC2x&AG35-Quecopen\_PCM Interface Configuration\_V1.1

Date: 2018-08-28

Status: Preliminary



Our aim is to provide customers with timely and comprehensive service. For any assistance, please contact our company headquarters:

## **Quectel Wireless Solutions Co., Ltd.**

7<sup>th</sup> Floor, Hongye Building, No.1801 Hongmei Road, Xuhui District, Shanghai 200233, China

Tel: +86 21 5108 6236 Email: info@quectel.com

# Or our local office. For more information, please visit:

http://www.quectel.com/support/sales.htm

## For technical support, or to report documentation errors, please visit:

http://www.quectel.com/support/technical.htm

Or email to: support@quectel.com

#### **GENERAL NOTES**

QUECTEL OFFERS THE INFORMATION AS A SERVICE TO ITS CUSTOMERS. THE INFORMATION PROVIDED IS BASED UPON CUSTOMERS' REQUIREMENTS. QUECTEL MAKES EVERY EFFORT TO ENSURE THE QUALITY OF THE INFORMATION IT MAKES AVAILABLE. QUECTEL DOES NOT MAKE ANY WARRANTY AS TO THE INFORMATION CONTAINED HEREIN, AND DOES NOT ACCEPT ANY LIABILITY FOR ANY INJURY, LOSS OR DAMAGE OF ANY KIND INCURRED BY USE OF OR RELIANCE UPON THE INFORMATION. ALL INFORMATION SUPPLIED HEREIN IS SUBJECT TO CHANGE WITHOUT PRIOR NOTICE.

#### COPYRIGHT

THE INFORMATION CONTAINED HERE IS PROPRIETARY TECHNICAL INFORMATION OF QUECTEL WIRELESS SOLUTIONS CO., LTD. TRANSMITTING, REPRODUCTION, DISSEMINATION AND EDITING OF THIS DOCUMENT AS WELL AS UTILIZATION OF THE CONTENT ARE FORBIDDEN WITHOUT PERMISSION. OFFENDERS WILL BE HELD LIABLE FOR PAYMENT OF DAMAGES. ALL RIGHTS ARE RESERVED IN THE EVENT OF A PATENT GRANT OR REGISTRATION OF A UTILITY MODEL OR DESIGN.

Copyright © Quectel Wireless Solutions Co., Ltd. 2019. All rights reserved.



# **About the Document**

# **History**

| Revision | Date       | Author     | Description    |  |
|----------|------------|------------|----------------|--|
| 1.0      | 2018-04-11 | Grady QUAN | Initial        |  |
| 1.1      | 2018-08-28 | Grady QUAN | Added AG35 pin |  |



# **Contents**

| Tak | ble Index                                   | 5  |
|-----|---------------------------------------------|----|
| Fig | gure Index                                  | 6  |
| 1   | Introduction                                | 7  |
| 2   | Hardware Design                             | 8  |
|     | 2.1. Pins Assignment                        | 8  |
|     | 2.1.1. The Primary PCM                      | 8  |
|     | 2.1.2. The Second PCM                       | 8  |
|     | 2.2. Recommended Circuit Design             | 9  |
| 3   | PCM Timing Analysis                         | 10 |
|     | 3.1. Timings of Auxiliary and Primary Modes | 10 |
|     | 3.2. Different Timings of Time Slot         |    |
|     | 3.3. Different Timings of Sample Rates      |    |
| 4   | PCM Pin Configurations                      | 13 |
|     | 4.1. mdm9607-mtp.dtsi                       |    |
|     | 4.1.1. The Primary PCM                      | 13 |
|     | 4.1.2. The Second PCM                       |    |
|     | 4.2 mdm9607-pinctrl.dtsi                    | 13 |
|     | 4.2.1. The Primary PCM                      |    |
|     | 4.2.2. The Second PCM                       | 16 |
|     | 4.3. mdm9607.dtsi                           |    |
|     | 4.3.1. The Primary PCM                      | 17 |
|     | 4.3.2. The Second PCM                       | 17 |
|     | 4.4. PCM Pin Mode Verification              |    |
| 5   | PCM Interface Configuration                 | 20 |
|     | 5.1. mdm9607.dtsi                           | 20 |
|     | 5.1.1. Master and Slave Modes               | 20 |
|     | 5.1.2. Frame Format                         | 21 |
|     | 5.1.3. Clock                                |    |
|     | 5.1.4. Time Slot                            | 22 |
|     | 5.2. mdm9607.c                              | 22 |
|     | 5.2.1. Sample Rate                          | 22 |
|     |                                             |    |



# Table Index

| TABLE 1: MULTIPLEXING THE PRIMARY PCM PINS | 8 |
|--------------------------------------------|---|
| TABLE 2: MULTIPLEXING THE SECOND PCM PINS  | 8 |



# Figure Index

| FIGURE 1: PCM CIRCUIT REFERENCE DESIGN  | <u>C</u> |
|-----------------------------------------|----------|
| FIGURE 2: TIMING OF PRIMARY MODE        | 10       |
| FIGURE 3: TIMING OF AUXILIARY MODE      | 10       |
| FIGURE 4: TIMING OF DATA IN TIME SLOT 1 | 11       |
| FIGURE 5: TIMING OF DATA IN TIME SLOT 2 | 11       |
| FIGURE 6: TIMING OF 8KHZ SAMPLE RATE    | 11       |
| FIGURE 7: TIMING OF 16KHZ SAMPLE RATE   | 12       |
| FIGURE 8: PIN STATUS 1                  | 18       |
| FIGURE 8: PIN STATUS 2                  | 1.9      |



# 1 Introduction

This document mainly introduces how to configure PCM interface especially how to configure the pins and the interfaces from the perspective of users development to use PCM interface.





# 2 Hardware Design

# 2.1. Pins Assignment

# 2.1.1. The Primary PCM

**Table 1: Multiplexing the Primary PCM Pins** 

| Pin Name | Pin<br>Number         | Primary<br>Function | Multiplexing<br>Function 1 | Multiplexing Function 2 | Multiplexing Function 3 | Multiplexing Function 4 |
|----------|-----------------------|---------------------|----------------------------|-------------------------|-------------------------|-------------------------|
| SPI_CS_N | 37(EC2x)/<br>79(AG35) | SPI_CS_N<br>_BLSP6  | PCM_IN                     | I2S_IN                  | GPIO22 UAR              | T_RTS_BLSP6             |
| SPI_MOSI | 38(EC2x)/<br>77(AG35) | SPI_MOSI<br>_BLSP6  | PCM_OUT                    | I2S_OUT                 | GPIO20 UAR              | T_TXD_BLSP6             |
| SPI_MISO | 39(EC2x)/<br>78(AG35) | SPI_MISO<br>_BLSP6  | PCM_SYNC                   | I2S_WS                  | GPIO21 UAR              | T_RXD_BLSP6             |
| SPI_CLK  | 40(EC2x)/<br>80(AG35) | SPI_CLK_<br>BLSP6   | PCM_CLK                    | I2S_CLK                 | GPIO23 UAR              | T_CTS_BLSP6             |

The primary PCM is used as SPI function by default, so it needs to configure the pins of the primary PCM to PCM function.

## 2.1.2. The Second PCM

**Table 2: Multiplexing the Second PCM Pins** 

| Pin Name | Pin Number            | Primary<br>Function | Multiplexing Function 1 | Multiplexing Function 2 |
|----------|-----------------------|---------------------|-------------------------|-------------------------|
| PCM_IN   | 24(EC2x)/<br>66(AG35) | PCM_IN              | 12S_IN                  | GPIO76                  |
| PCM_OUT  | 25(EC2x)/<br>68(AG35) | PCM_OUT             | I2S_OUT                 | GPIO77                  |
| PCM_SYNC | 26(EC2x)/<br>65(AG35) | PCM_SYNC            | 12S_WS                  | GPIO79                  |
| PCM_CLK  | 27(EC2x)/<br>67(AG35) | PCM_CLK             | I2S_CLK                 | GPIO78                  |



The second PCM is used as SPI function by default.

# 2.2. Recommended Circuit Design

The following figure is the reference design of PCM interface with an external Codec chip:



Figure 1: PCM Circuit Reference Design

It is suggested to reserve RC (R=22  $\Omega$ , C=22pF) circuit on PCM signal lines, especially PCM\_CLK.



# 3 PCM Timing Analysis

# 3.1. Timings of Auxiliary and Primary Modes

The timings of PCM auxiliary and primary modes are shown respectively in the following figures. Data is triggered on the falling edge of PCM\_SYNC in primary mode (Figure 2) while triggered on the rising edge in auxiliary mode (Figure 3).



Figure 2: Timing of Primary Mode



Figure 3: Timing of Auxiliary Mode

# 3.2. Different Timings of Time Slot

Each time slot of PCM occupies 16 bits of data. Figure 4 shows the timing of PCM data in time slot 1 and Figure 5 shows the timing of PCM data in time slot 2. Time slot 2 shifts 16 bits backward compared with



time slot 2.



Figure 4: Timing of Data in time slot 1



Figure 5: Timing of Data in time slot 2

# 3.3. Different Timings of Sample Rates

PCM supports 8kHz and 16kHz sample rates. Figure 6 shows the timing of 8kHz sample rate and that the interval between two sync signals is 0.125ms. Figure 7 shows the timing of 16kHz sample rate and that the interval between two sync signals is 62.5  $\mu$  s.



Figure 6: Timing of 8kHz Sample Rate





Figure 7: Timing of 16kHz Sample Rate



# **4**PCM Pin Configurations

# 4.1. mdm9607-mtp.dtsi

# 4.1.1. The Primary PCM

The primary PCM pins correspond to gpio20, gpio21, gpio22, and gpio23. In the codes released on the platform, the primary PCM pins are used as SPI6, so SPI6 in mdm9607-mtp.dtsi needs to be disabled. Please modify the codes as follows:

```
&spi_6 {
-          status = "ok";
+          status = "disabled";
};
```

# 4.1.2. The Second PCM

The second PCM pins correspond to gpio76, gpio77, gpio78 and gpio79. In the codes released on the platform, the pins have been used as PCM function, so it is not necessary to modify the codes.

# 4.2. mdm9607-pinctrl.dtsi

The description of some parameters of this file can be referred to qcom,mdm9607-pinctrl.txt in path: apps\_proc/kernel/Documentation/devicetree/bindings/pinctrl.

## 4.2.1. The Primary PCM

Modify the primary PCM pins to gpio20, gpio21, gpio22 and gpio23. Please see the modification as below:



```
pri_auxpcm_sck_active: pri_auxpcm_sck_active {
    mux {
         pins = "gpio78";
         function = "sec_mi2s";
         pins = "gpio23";
         function = "pri_mi2s_sck_a";
    };
    config {
         pins = "gpio78";
         pins = "gpio23";
         drive-strength = <8>;
                                 /* 8 MA */
         bias-disable;
                                  /* No PULL */
         output-high;
    };
};
```

```
pri_auxpcm_dout_active: pri_auxpcm_dout_active {
    mux {
        pins = "gpio77";
        function = "sec_mi2s";
        pins = "gpio22";
        function = "pri_mi2s_data1_a";
    };
    config {
        pins = "gpio77";
        pins = "gpio22";
        drive-strength = <8>; /* 8 MA */
        bias-disable;
                                /* No PULL */
        output-high;
    };
};
pri_auxpcm_ws_sleep: pri_auxpcm_ws_sleep {
```



```
config {
    pins = "gpio77";
    pins = "gpio22";
    drive-strength = <2>;    /* 2 MA */
    bias-pull-down;    /* PULL DOWN */
};
```



```
};
};
```

```
pmx_pri_auxpcm_din {
    pri_auxpcm_din_active: pri_auxpcm_din_active {
         mux {
             pins = "gpio76";
             function = "sec_mi2s";
             pins = "gpio21";
             function = "pri_mi2s_data0_a";
        };
         config {
             pins = "gpio76";
             pins = "gpio21";
             drive-strength = <8>; /* 8 MA */
             bias-disable;
                                   /* No PULL */
        };
    };
```

```
pri_auxpcm_din_sleep: pri_auxpcm_din_sleep {
         mux {
             pins = "gpio76";
             function = "sec mi2s";
             pins = "gpio21";
             function = "pri_mi2s_data0_a";
        };
         config {
             pins = "gpio76";
             pins = "gpio21";
             drive-strength = <2>; /* 2 MA */
             bias-pull-down;
                                       /* PULL DOWN */
        };
    };
};
```

Here drive-strength stands for the drive strength of I/O pins, and bias-disable, bias-pull-down stand for I/O pin status and output-high means to output high level voltage.

## 4.2.2. The Second PCM

The second PCM pins whose codes have been released on the platform do not need to be modified.



# 4.3. mdm9607.dtsi

The description of some parameters of this file can be referred to qcom-audio-dev.txt in path: apps\_proc/kernel/Documentation/devicetree/bindings/sound.

# 4.3.1. The Primary PCM

Open pinctrl corresponded to the primary PCM and modify the codes as follows:

# 4.3.2. The Second PCM

The pinctrl corresponded to the second PCM is open by default.

# 4.4. PCM Pin Mode Verification

After modifying the device tree files, users can execute the command cat /sys/kernel/debug/gpio to verify whether the pins are in PCM mode.



```
# cat /sys/kernel/debug/gpio
GPIOs 0-79, platform/1000000.pinctrl, 1000000.pinctrl:
        : out 1 2mA no pull
gpio0
gpio1
        : out 1 2mA no pull
gpio2
        : out 1 2mA no pull
gpio3
        : out 1 2mA no pull
        : out 2 2mA pull down
gpio4
        : in
              2 2mA pull down
gpio5
        : in 0 2mA pull down
gpio6
        : in 0 2mA pull down
gpio7
        : in 0 2mA pull down
gpio8
        : in 0 2mA pull down
gpio9
gpio10 : in 0 2mA pull down
       : in 0 2mA pull up
gpio11
       : in 0 2mA pull down
gpio12
        : in 0 2mA pull down
gpio13
       : in 0 2mA pull down
gpio14
gpio15 : in 0 2mA pull down
        : in 0 2mA no pull
gpio16
        : in 0 2mA pull down
gpio17
gpio18
       : in 0 2mA pull down
gpio19 : in 0 2mA pull down
       : out 3 8mA no pull
gpio20
gpio21
        : in 3 8mA no pull
       : out 3 8mA no pull
gpio22
        : out 3 8mA no pull
gpio23
```

Figure 8: Pin Status 1



```
0 2mA pull down
gpio54
        : in
        : out 0
                2mA no pull
gpio55
gpio56
        : in
              0
                2mA no pull
        : out 0
                2mA no pull
gpio57
gpio58
              0 2mA pull down
        : in
gpio59
        : in
              0 2mA pull down
gpio60
              0 2mA pull down
        : in
                2mA pull down
gpio61
          in
              0
gpio62
        : in
              0
                2mA pull down
gpio63
        : in
              0
                2mA pull down
gpio64
        : in
              0 2mA pull down
              0 2mA pull down
gpio65
        : in
gpio66
        : in
              0 2mA pull down
gpio67
        : in
              0 2mA pull down
        : in
gpio68
              0
                2mA pull down
gpio69
        : in
              0
                2mA pull down
gpio70
        : in
              0 2mA pull down
gpio71
        : in
              0 2mA pull down
gpio72
        : in
              0 2mA pull down
gpio73
        : in
              0 2mA pull down
                2mA pull down
gpio74
          in
              0
gpio75
        : out 0
                2mA no pull
gpio76
          in 2
                8mA no pull
        : out 2 8mA no pull
gpio77
        : out 2 8mA no pull
gpio78
        : out 1 8mA no pull
gpio79
```

Figure 9: Pin Status 2



# **5** PCM Interface Configuration

## 5.1. mdm9607.dtsi

There are many parameters to be configured for PCM interfaces, but the methods to configure the two PCM interfaces are similar. Take the primary PCM as an example to introduce how to configure every parameter. For the second PCM, please also refer to this method.

#### 5.1.1. Master and Slave Modes

The PCM interface defaults to be in master mode. If it is necessary to modify it into slave mode, please do as follows:

#### Code 1:

The first parameter stands for the primary PCM mode while the second one stands for the second PCM mode.

#### Code 2:

"1" stands for master mode and "2" stands for slave mode. The first value is configured at 8kHz sample rate while the second one is configured at 16kHz sample rate.



#### 5.1.2. Frame Format

PCM interface defaults to primary mode format. If it is necessary to modify it to auxiliary mode format, please do as follows:

"1" stands for auxiliary mode while "0" stands for primary mode. The first value is configured at 8kHz sample rate while the second one is configured at 16kHz sample rate.

### 5.1.3. Clock

The default clock for PCM interface at 8kHz sample rate is 2M and the default clock at 16kHz sample rate is 4M. If it is necessary to modify the clock such as modifying it to 1M at 8kHz sample rate or modifying it to 2M at 16kHz sample rate, please do as follows:

qcom,msm-cpudai-auxpcm-pcm-clk-rate that stands for PCM clock supports 256kHz, 512kHz, 1024kHz, 2048kHz and 4096kHz, in which 4096kHz only supports 16kHz sample rate. The first value is configured at 8kHz sample rate while the second one configured at 16kHz sampling rate.



qcom,msm-cpudai-auxpcm-frame shows the bits quantity per frame. The first value is configured at 8kHz sample rate while the second one configured at 16kHz sample rate. The values corresponding to the numbers 0~5 are as follows

- 5 256BPF
- 4 128BPF
- 3 64BPF
- 2 32BPF
- 1 16BPF
- 0 8BPF

For example if the clock supports 1024k with 8kHz sample rate, then it is 128 bits per frame and the corresponding number is 4.

#### **5.1.4. Time Slot**

PCM interfaces use the first time slot by default. If another time slot is needed, please modify it as follows:

"1" stands for the first time slot while "2" stands for the second one. PCM has 16 time slots in total. The first value is configured at 8kHz sample rate while the second one configured at 16kHz sample rate.

#### 5.2. mdm9607.c

#### 5.2.1. Sample Rate

The sample rates of primary and second PCM interfaces are initialized by static global variable mdm\_auxpcm\_rate. Users can obtain and set up PCM sample rates by the two functions: mdm\_auxpcm\_rate\_get, mdm\_auxpcm\_rate\_put. The static global variable is initialized to 8kHz sample rate by default. If it is necessary to modify it to 16kHz sample rate, do as follows:

```
    static int mdm_auxpcm_rate = SAMPLE_RATE_8KHZ;
    static int mdm_auxpcm_rate = SAMPLE_RATE_16KHZ;
```