

# AG35-QuecOpen Reference Design

### **Automotive Module Series**

Rev. AG35-QuecOpen\_Reference\_Design\_V1.5

Date: 2019-11-26

Status: Released



Our aim is to provide customers with timely and comprehensive service. For any assistance, please contact our company headquarters:

### **Quectel Wireless Solutions Co., Ltd.**

Building 5, Shanghai Business Park Phase III (Area B), No.1016 Tianlin Road, Minhang District, Shanghai, China 200233

Tel: +86 21 5108 6236 Email: info@quectel.com

### Or our local office. For more information, please visit:

http://www.quectel.com/support/sales.htm

### For technical support, or to report documentation errors, please visit:

http://www.quectel.com/support/technical.htm

Or email to: support@quectel.com

### **GENERAL NOTES**

QUECTEL OFFERS THE INFORMATION AS A SERVICE TO ITS CUSTOMERS. THE INFORMATION PROVIDED IS BASED UPON CUSTOMERS' REQUIREMENTS. QUECTEL MAKES EVERY EFFORT TO ENSURE THE QUALITY OF THE INFORMATION IT MAKES AVAILABLE. QUECTEL DOES NOT MAKE ANY WARRANTY AS TO THE INFORMATION CONTAINED HEREIN, AND DOES NOT ACCEPT ANY LIABILITY FOR ANY INJURY, LOSS OR DAMAGE OF ANY KIND INCURRED BY USE OF OR RELIANCE UPON THE INFORMATION. ALL INFORMATION SUPPLIED HEREIN IS SUBJECT TO CHANGE WITHOUT PRIOR NOTICE.

### **COPYRIGHT**

THE INFORMATION CONTAINED HERE IS PROPRIETARY TECHNICAL INFORMATION OF QUECTEL WIRELESS SOLUTIONS CO., LTD. TRANSMITTING, REPRODUCTION, DISSEMINATION AND EDITING OF THIS DOCUMENT AS WELL AS UTILIZATION OF THE CONTENT ARE FORBIDDEN WITHOUT PERMISSION. OFFENDERS WILL BE HELD LIABLE FOR PAYMENT OF DAMAGES. ALL RIGHTS ARE RESERVED IN THE EVENT OF A PATENT GRANT OR REGISTRATION OF A UTILITY MODEL OR DESIGN.

Copyright © Quectel Wireless Solutions Co., Ltd. 2019. All rights reserved.



# **About the Document**

# **Revision History**

| Revision | Date       | Author      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|----------|------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.0      | 2018-06-05 | Canice CHEN | Initial                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1.1      | 2018-09-21 | Canice CHEN | <ol> <li>Updated schematic designs relating USB.</li> <li>Updated the power supply block diagram in Sheet 3.</li> <li>Updated the notes for "VBAT Design" section in Sheet 4.</li> <li>Updated the schematic designs and the notes in Sheet 8.</li> <li>Added sensor design in Sheet 13.</li> <li>Changed Q0401/Q0402/Q0602/Q1002/Q1501 from digital transistors to MOS transistors and updated their corresponding circuit designs.</li> </ol>                                                                 |  |
| 1.2      | 2018-11-21 | Canice CHEN | <ol> <li>Added C0101 and C0804 in Sheet 1 and Sheet 8, respectively. And both of them are reserved.</li> <li>Updated the design of SHUT_DOWN and the corresponding notes in Sheet 2.</li> <li>Updated the 3.3V/3.8V power supply designs and the block diagram, and additionally added a note in Sheet 3.</li> <li>Updated the design of VDD_CODEC in Sheet 4.</li> <li>Updated the notes for "MDI Low Pass Filter Schematic" section in Sheet 9.</li> <li>Updated the design of STATUS in Sheet 15.</li> </ol> |  |
| 1.3      | 2019-01-25 | Canice CHEN | <ol> <li>Added a control circuit for the 3.3V DC-DC power supply system in Sheet 3.</li> <li>Updated the note (item 4) and the 3.3V power supply design for eMMC in Sheet 10.</li> <li>Updated R1119 into "NM_0R" (not mounted, 0Ω) in Sheet 11.</li> <li>Updated sensor IC connection interface into I2C1</li> </ol>                                                                                                                                                                                           |  |



|     |            |             |     | interface in Sheet 13.                                                                 |
|-----|------------|-------------|-----|----------------------------------------------------------------------------------------|
|     |            |             | 5.  | Updated the notes (item 3 and item 4) in Sheet 13.                                     |
|     |            |             | 1.  | Enabled HSIC interface (pin 194/195) in Sheet 1.                                       |
|     |            |             | 2.  | Updated the wakeup pin into pin 61 (GPIO2) in Sheet 1.                                 |
|     |            |             | 3.  | Updated power supply block diagram for UART in Sheet 3.                                |
|     |            |             | 4.  | Added a 1.8V LDO and a control circuit for the UART power supply system in Sheet 4.    |
| 1.4 | 2019-05-16 | Canice CHEN | 5.  | Updated the UART level translation (IC solution) circuit in Sheet 5.                   |
|     |            |             | 6.  | Added pull-down resistors for COEX_UART in Sheet 11.                                   |
|     |            |             | 7.  | Updated the design for sensor IAM-20680 in Sheet 13.                                   |
|     |            |             | 8   | Updated sensor IC connection interface into I2C2                                       |
|     |            |             | 0.  | interface in Sheet 13.                                                                 |
|     |            |             | 1.  | Added the timing of PWRKEY and RESET_N in                                              |
|     |            |             | ••• | Chapter 1.2.                                                                           |
|     |            |             | 2.  | Added the block diagram in Sheet 1.                                                    |
|     |            |             | 3.  | Changed the net name of GPIO8 from PHY_WAKE into PA_EN.                                |
|     |            |             | 4.  | Changed the not mounted resistor R0203 into a mounted one in Sheet 4.                  |
| 1.5 | 2019-11-26 | Canice CHEN | 5.  | Updated the "VBAT Design" and the design for "MCU Controlled Power Supply" in Sheet 6. |
|     |            |             | 6.  | Updated the design for "Audio - Speaker Application"                                   |
|     |            |             | ٥.  | and added the note (item 4) in Sheet 8.                                                |
|     |            |             | 7.  | Updated the design for "Audio - Speaker Application"                                   |
|     |            |             |     | and added the note (item 5) in Sheet 9.                                                |
|     |            |             | 8.  | Updated the sensor power supply design in Sheet 15.                                    |
|     |            |             | 9.  | Updated the indicators design in Sheet 17.                                             |



### **Contents**

| Ab | out the | e Document                   | 2 |
|----|---------|------------------------------|---|
| Со | ntents  | S                            | 4 |
|    |         | idex                         |   |
|    |         |                              |   |
| 1  | Refer   | rence Design                 | 6 |
|    | 1.1.    | Introduction                 | 6 |
|    | 1.2.    | Timing of PWRKEY and RESET_N | 6 |
|    | 1.3     | Schematics                   | 7 |



# Figure Index

| FIGURE 1: TIMING OF TURNING ON MODULE  | 6 |
|----------------------------------------|---|
| FIGURE 2: TIMING OF TURNING OFF MODULE | 7 |
| FIGURE 3: TIMING OF RESETTING MODULE   | 7 |



# 1 Reference Design

### 1.1. Introduction

This document provides the reference design for Quectel AG35-QuecOpen module, including the design of power supply, (U)SIM interface, UART interfaces, and audio interfaces.

### 1.2. Timing of PWRKEY and RESET\_N

During application design, please strictly follow the logic control and timing of PWRKEY and RESET\_N.

The power-on scenario is illustrated in the following figure.



Figure 1: Timing of Turning on Module



Driving PWRKEY low for at least 650ms, the module will execute power-off procedure after the PWRKEY is released. The power-off scenario is illustrated in the following figure.



Figure 2: Timing of Turning off Module

The reset scenario is illustrated in the following figure.



Figure 3: Timing of Resetting Module

For more details about the timing, please refer to Quectel\_AG35-QuecOpen\_Hardware\_Design.

### 1.3. Schematics

The schematics illustrated in the following pages are provided for reference only.





























# Antenna Interface and Antenna Detection Circuit Designs

### Main Antenna Interface and Detection Circuit (Normal)



In order to achieve successful antenna status detection, the main antenna is recommended to integrate an  $8\sim13K\Omega$  resistor (R\_in) to GND. And the typical value for the resistor is  $10K\Omega$ .

### Rx-diversity Antenna Interface and Detection Circuit (Normal)



- 1. In order to achieve successful antenna status detection, the Rx-diversity antenna is recommended to integrate an 8~13KΩ resistor (R in) to GND. And the typical value for the resistor is 10KΩ.
- 2. The Rx-diversity reception function is ON by default. If Rx-diversity antenna is not used, there is a need to use AT command to turn off Rx-diversity reception.

| Main / Rx-diversity Antenna Status Indication |      |          |           |           |              |
|-----------------------------------------------|------|----------|-----------|-----------|--------------|
| Antenna Status                                | Open | R_in=8KΩ | R_in=10KΩ | R_in=13KΩ | Short to GND |
| ADC Value                                     | 1.7V | 0.7V     | V8.0      | 0.9V      | 0V           |
| Status Indication                             | Open | Normal   | Normal    | Normal    | Short to GND |

## GNSS Antenna Interface and Detection Circuit (Normal)



| GNSS Antenna Status Indication |        |                       |              |  |
|--------------------------------|--------|-----------------------|--------------|--|
| Antenna Status                 | Open   | Normal                | Short to GND |  |
| ADC Value                      | VDD3V3 | VDD3V3-R1210 × I_GNSS | 0V           |  |

### Notes:

- 1. A low power active antenna is recommended to be selected.
- 2. An external LDO can be selected to supply power for active antenna.
- 3. VDD3V3 is the power supply for active antenna, and I\_GNSS is the working current of active antenna.
- 4. The active antenna power supply shall not exceed VBAT voltage of the module. And ADC0 or ADC1 shall be selected for ADC value detection.

#### Notes

Note:

Notes:

- 1. It is recommended to use π type Main/Rx-diversity antenna circuit, so as to facilitate future debugging.
- 2. The impedance of the RF signal traces must be controlled as  $50\Omega$  when routing.
- 3. ADC value can be read by AT+QADC=<port>. For more details, please refer to Quectel\_AG35\_AT\_Commands\_Manual.
- 4. Three kinds of antenna status are designed to be detected: Normal, Short to GND and Open.
- 5. The antenna connection status is judged by the voltage detected on the ADC pins.

| Quectel Wireless Solutions |                |                  |  |  |
|----------------------------|----------------|------------------|--|--|
| DRAWN BY                   | PROJECT        | TITLE            |  |  |
| Canice CHEN                | AG35-QuecOpen  | Reference Design |  |  |
|                            | SIZE           | VER              |  |  |
| CHECKED BY<br>Yeoman CHEN  | A2             | 1.5              |  |  |
|                            | SHEET 14 OF 17 | DATE 2019/11/26  |  |  |

D

C

В

6 5 4 3 2

A





