











**TRF37D73** 

SLASE43 - MAY 2014

# TRF37D73 1-6000 MHz RF Gain Block

#### **Features**

1 MHz - 6000 MHz

Gain: 19.5 dB

Noise Figure: 3.25 dB

Output P1dB: 16.5 dBm at 2000 MHz Output IP3: 28 dBm at 2000 MHz

Power Down Mode Single Supply: 3.3 V

Stabilized Performance Over Temperature

Unconditionally Stable

Robust ESD: >1 kV HBM; >1 kV CDM

# **Applications**

- General Purpose RF Gain Block
- Consumer
- Industrial
- **Utility Meters**
- Low-cost Radios
- Cellular Base Station
- Wireless Infrastructure
- RF Backhaul
- Radar
- **Electronic Warfare**
- Software-defined Radio
- **Test and Measurement**
- Point-to-Point/Multipoint Microwave
- Software Defined Radios
- **RF** Repeaters
- Distributed Antenna Systems
- LO and PA Driver Amplifier
- Wireless Data, Satellite, DBS, CATV
- IF Amplifier

## 3 Description

The TRF37D73 is packaged in a 2.00mm x 2.00mm WSON with a power down pin feature making it ideal for applications where space and low power modes are critical.

The TRF37D73 is designed for ease of use. For maximum flexibility, this family of parts uses a common 3.3 V supply and consumes 53 mA. In addition, this family was designed with an active bias circuit that provides a stable and predictable bias current over process, temperature and voltage variations. For gain and linearity budgets the device was designed to provide a flat gain response and excellent OIP3 out to 6000 MHz. For space constrained applications, this family is internally matched to 50  $\Omega$ , which simplifies ease of use and minimizes needed PCB area.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM) |  |  |
|-------------|-----------|-----------------|--|--|
| TRF37D73    | WSON (32) | 2.00mm x 2.00mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### Simplified Schematic





# **Table of Contents**

| 1 | Features 1                           |    | 7.2 Functional Block Diagram                     | 8  |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 7.3 Feature Description                          |    |
| 3 | Description 1                        |    | 7.4 Device Functional Modes                      |    |
| 4 | Revision History                     | 8  | Applications and Implementation                  | 9  |
| 5 | Pin Configuration and Functions      |    | 8.1 Application Information                      | 9  |
| 6 | Specifications4                      |    | 8.2 Typical Application                          | 9  |
| U | 6.1 Absolute Maximum Ratings         | 9  | Power Supply Recommendations                     | 10 |
|   | 6.2 Handling Ratings                 | 10 | Layout                                           | 11 |
|   | 6.3 Recommended Operating Conditions |    | 10.1 Layout Guidelines                           |    |
|   | 6.4 Thermal Information              |    | 10.2 Layout Example                              | 11 |
|   | 6.5 Electrical Characteristics       | 11 | Device and Documentation Support                 | 12 |
|   | 6.6 Timing Requirements              |    | 11.1 Trademarks                                  | 12 |
|   | 6.7 Typical Characteristics          |    | 11.2 Electrostatic Discharge Caution             | 12 |
| 7 | Detailed Description 8               |    | 11.3 Glossary                                    | 12 |
| - | 7.1 Overview                         | 12 | Mechanical, Packaging, and Orderable Information | 12 |

# 4 Revision History

| DATE     | REVISION | NOTES            |
|----------|----------|------------------|
| May 2014 | *        | Initial release. |



www.ti.com

# 5 Pin Configuration and Functions

### DSG PACKAGE (TOP VIEW)



### **Pin Functions**

|       | PIN        | DECORPORTION                                                                                                                                                                       |
|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO.        | DESCRIPTION                                                                                                                                                                        |
| VCC   | 1          | DC Bias.                                                                                                                                                                           |
| RFIN  | 2          | RF input. Connect to an RF source through a DC-blocking capacitor. Internally matched to 50 $\Omega$ .                                                                             |
| NC    | 3, 4, 6, 8 | No electrical connection. Connect pad to GND for board level reliability integrity.                                                                                                |
| PWDN  | 5          | When high the device is in power down state. When LOW or NC the device is in active state. Internal pulldown resistor to GND.                                                      |
| RFOUT | 7          | RF Output and DC Bias ( $V_{CC}$ ). Connect to DC supply through an RF choke inductor. Connect to output load through a DC-blocking capacitor. Internally matched to 50 $\Omega$ . |
| GND   | PowerPAD™  | RF and DC GND. Connect to PCB ground plane.                                                                                                                                        |

# TEXAS INSTRUMENTS

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                              | MIN  | MAX | UNIT |
|----------------------------------------------|------|-----|------|
| Supply Input voltage                         | -0.3 | 3.6 | V    |
| Input Power                                  |      | 10  | dBm  |
| Operating virtual junction temperature range | -40  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 Handling Ratings

|                  |                           |                                                                               | MIN | MAX | UNIT |
|------------------|---------------------------|-------------------------------------------------------------------------------|-----|-----|------|
| T <sub>STG</sub> | Storage temperature range |                                                                               | -65 | 150 | °C   |
| V <sub>ESD</sub> | Flootroptotic discharge   | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | -1  | 1   | kV   |
|                  | Electrostatic discharge   | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -1  | 1   | kV   |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                | MIN | NOM | MAX  | UNIT |
|------------------------------------------------|-----|-----|------|------|
| Supply Voltage, V <sub>CC</sub>                | 3   | 3.3 | 3.45 | V    |
| Operating junction temperature, T <sub>J</sub> | -40 |     | 125  | °C   |

#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | DSG    | LINUT |
|----------------------|----------------------------------------------|--------|-------|
|                      | THERMAL METRIC                               | 8 PINS | UNIT  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 79.3   |       |
| $R_{\theta JCtop}$   | Junction-to-case (top) thermal resistance    | 110    |       |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 49     | 900   |
| ΨЈТ                  | Junction-to-top characterization parameter   | 6      | °C/W  |
| ΨЈВ                  | Junction-to-board characterization parameter | 49.4   |       |
| R <sub>0</sub> JCbot | Junction-to-case (bottom) thermal resistance | 19.2   |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



www.ti.com

## 6.5 Electrical Characteristics

 $V_{CC} = 3V3, \, T_A = 25^{\circ}C, \, PWDN = Low, \, L_{OUT} = 100 \, \, nH, \, C1 = C2 = 1000 \, \, pF, \, Z_S = Z_L = 50 \, \, \Omega \, \, (unless \, \, otherwise \, \, noted)$ 

|                   | PARAMETER                        | TEST CONDITIONS                  | MIN T | P MAX | UNIT |
|-------------------|----------------------------------|----------------------------------|-------|-------|------|
| DC PAR            | AMETERS                          |                                  |       |       |      |
|                   | Total supply current             |                                  |       | 53 65 | mA   |
| I <sub>CC</sub>   | Power down current               | PWDN = High                      | 1:    | 25    | μΑ   |
| P <sub>diss</sub> | Power dissipation                |                                  | 0.1   | 75    | W    |
|                   | UENCY RANGE                      |                                  |       |       |      |
|                   | Frequency range                  |                                  | 1     | 6000  | MHz  |
|                   |                                  | f <sub>RF</sub> = 400 MHz        |       | 22    | dB   |
| G                 |                                  | f <sub>RF</sub> = 2000 MHz       | 19    | .5    | dB   |
|                   | O constitution of social         | f <sub>RF</sub> = 3000 MHz       |       | 18    | dB   |
|                   | Small signal gain                | f <sub>RF</sub> = 4000 MHz       | 15    | .5    | dB   |
|                   |                                  | f <sub>RF</sub> = 5000 MHz       |       | 13    | dB   |
|                   |                                  | f <sub>RF</sub> = 6000 MHz       |       | 10    | dB   |
| OP1dB             | Output 1dB compression point     | At 2000 MHz                      | 16    | .5    | dBm  |
| OIP3              | Output 3rd order intercept point | At 2000 MHz, 2-tone 10 MHz apart | 27    | .5    | dBm  |
| NF                | Noise figure                     | At 2000 MHz                      | 3     | 25    | dB   |
| R <sub>(LI)</sub> | Input return loss                | At 2000 MHz                      |       | 20    | dB   |
| R <sub>(LO)</sub> | Output return loss               | At 2000 MHz                      |       | 12    | dB   |
| PWDN P            | PIN                              |                                  | ,     |       |      |
| V <sub>IH</sub>   | High level input level           |                                  | 2     |       | V    |
| V <sub>IL</sub>   | Low level input level            |                                  |       | 0.8   | V    |
| I <sub>IH</sub>   | High level input current         |                                  | :     | 30    | μA   |
| I <sub>IL</sub>   | Low level input current          |                                  |       | 1     | μA   |

# 6.6 Timing Requirements

|                  |               |                                 | MIN | TYP | MAX | UNIT |
|------------------|---------------|---------------------------------|-----|-----|-----|------|
| PWDN PIN         | I             |                                 |     |     |     |      |
| t <sub>ON</sub>  | Turn-on Time  | 50% TTL to 90% P <sub>OUT</sub> |     | 0.6 |     | μs   |
| t <sub>OFF</sub> | Turn-off Time | 50% TTL to 10% P <sub>OUT</sub> |     | 1.4 |     | μs   |

# TEXAS INSTRUMENTS

### 6.7 Typical Characteristics



Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



www.ti.com

**Typical Characteristics (continued)** 



Copyright © 2014, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

### 7 Detailed Description

#### 7.1 Overview

The device is a 3.3 V general purpose RF gain block. It is a SiGe Darlington amplifier with integrated 50  $\Omega$  input and output matching. The device contains an active bias circuit to maintain performance over a wide temperature and voltage range. The included power down function allows the amplifier to shut down saving power when the amplifier is not needed. Fast shut down and start up enable the amplifier to be used in a host of time division duplex applications.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

The TRF37D73 is a fixed gain RF amplifier. It is internally matched to 50  $\Omega$  on both the input and output. It is a fully cascadable general purpose amplifier. The included active bias circuitry ensures the amplifier performance is optimized over the full operating temperature and voltage ranges.

#### 7.4 Device Functional Modes

#### 7.4.1 Power Down

The TRF37D73 PWDN pin can be left unconnected for normal operation or a logic-high for disable mode operation. For applications that use the power down mode, normal 5 V TLL levels are supported.



www.ti.com

# 8 Applications and Implementation

### 8.1 Application Information

The TRF37D73 is a wideband, high performance, general purpose RF amplifier. To maximize its performance, good RF layout and grounding techniques should be employed.

## 8.2 Typical Application

The TRF37D73 device is typically placed in a system as illustrated in Figure 13.



Figure 13. Typical Application Schematic for TRF37D73

#### 8.2.1 Design Requirements

**Table 1. Design Parameters** 

| PARAMETERS                | EXAMPLE VALUES |
|---------------------------|----------------|
| Input power range         | < 3 dBm        |
| Output power              | < 18 dBm       |
| Operating frequency range | 1 — 6000 MHz   |

# TEXAS INSTRUMENTS

#### 8.2.2 Detailed Design Procedure

The TRF37D73 is a simple to use internally matched and cascadable RF amplifier. Following the recommended RF layout with good quality RF components and local DC bypass capacitors will ensure optimal performance is achieved. TI provides various support materials including S-Parameter and ADS models to allow the design to be optimized to the user's particular performance needs.

#### 8.2.3 Application Curve



Figure 14. OP1dB and NF vs Frequency

# 9 Power Supply Recommendations

All supplies may be generated from a common nominal 3.3 V source but should be isolated through decoupling capacitors placed close to the device. The typical application schematic in Figure 13 is an excellent example. Select capacitors with self-resonant frequency near the application frequency. When multiple capacitors are used in parallel to create a broadband decoupling network, place the capacitor with the higher self-resonant frequency closer to the device. Expensive tantalum capacitors are not needed for optimal performance.



# 10 Layout

www.ti.com

#### 10.1 Layout Guidelines

Good layout practice helps to enable excellent linearity and isolation performance. An example of good layout is shown in Figure 15. In the example, only the top signal layer and its adjacent ground reference plane are shown.

- Excellent electrical connection from the PowerPAD™ to the board ground is essential. Use the recommended footprint, solder the pad to the board, and do not include solder mask under the pad.
- Connect pad ground to device terminal ground on the top board layer.
- Verify that the return DC and RF current path have a low impedance ground plane directly under the package and RF signal traces into and out of the amplifier.
- · Ensure that ground planes on the top and any internal layers are well stitched with vias.
- Do not route RF signal lines over breaks in the reference ground plane.
- · Avoid routing clocks and digital control lines near RF signal lines.
- Do not route RF or DC signal lines over noisy power planes. Ground is the best reference, although clean power planes can serve where necessary.
- · Place supply decoupling close to the device.

## 10.2 Layout Example



Note: Ensure all components are connected to a common RF/DC ground plane with plenty of vias

Figure 15. Layout



# 11 Device and Documentation Support

#### 11.1 Trademarks

PowerPAD is a trademark of Texas Instruments.

### 11.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

10-Dec-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TRF37D73IDSGR    | ACTIVE | WSON         | DSG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | D73I                 | Samples |
| TRF37D73IDSGT    | ACTIVE | WSON         | DSG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | D73I                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2014

| n no event shall TI's liabili | tv arising out of such information | exceed the total purchase | price of the TI part(s | ) at issue in this document sold by | y TI to Customer on an annual basis. |
|-------------------------------|------------------------------------|---------------------------|------------------------|-------------------------------------|--------------------------------------|
|                               |                                    |                           |                        |                                     |                                      |

# PACKAGE MATERIALS INFORMATION

www.ti.com 11-Dec-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|                                                                 | Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------------------------------------------------------|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|                                                                 | TRF37D73IDSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TRF37D73IDSGR WSON DSG 8 3000 180.0 8.4 2.3 2.3 1.15 4.0 8.0 Q2 | TRF37D73IDSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 11-Dec-2014



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TRF37D73IDSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TRF37D73IDSGT | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4208210/C





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.