# Final Project (Jul-Nov 2018)

# **EE5325 –Power Management Integrated Circuits**

Design a synchronous switching buck converter for the following specifications:

| Technology                                                                                                                                                                             | 0.18μm CMOS process                                                                        |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|
| Input voltage (V <sub>IN</sub> )                                                                                                                                                       | 1.8V +/-10%                                                                                |  |
| Output voltage (V <sub>0</sub> ) Digitally programmable                                                                                                                                | 0.8V, 1.2V, 1.5V                                                                           |  |
| Load current (ILOAD)                                                                                                                                                                   | 0 to 1A                                                                                    |  |
| Switching Frequency (Fsw)                                                                                                                                                              | 8MHz                                                                                       |  |
| Variation in Fsw                                                                                                                                                                       | ±10%                                                                                       |  |
| DC output voltage accuracy in PWM mode (%ΔV <sub>O_PWM</sub> )                                                                                                                         | ±1% (including error due to bandgap reference, line regulation, load regulation)           |  |
| DC output vokage accuracy in PFM mode (%ΔVo_PFM)                                                                                                                                       | ±5% <b>႓</b>                                                                               |  |
| Settling Time (T <sub>SET</sub> )  (measured when output settles within 2% of the programmed output voltage)  (should be measured in no. of PWM clock cycles)                          | < 10 PWM clock cycles                                                                      |  |
| % Undershoot/Overshoot during load transient (ΔV <sub>UV_LOAD</sub> /ΔV <sub>OV_LOAD</sub> ) (measured with load transient step of 1mA to 1A and 1A to 1mA with slew rate of 1A/100ns) | ±5% of the programmed output voltage                                                       |  |
| Undershoot/Overshoot during line transient ΔV <sub>UV_LINE</sub> /ΔV <sub>OV_LINE</sub> ) (measured with line transient step of 1.7V/1.9V to 1.9V/1.7V with slew rate of 100mV/100ns)  | ±1% of the programmed output voltage                                                       |  |
| Inductor (L)                                                                                                                                                                           | Select from the inductor selection table                                                   |  |
| Output Capacitor (C)                                                                                                                                                                   | Select between 1 $\mu$ F, 2.2 $\mu$ F, 4.7 $\mu$ F, 10 $\mu$ F, 22 $\mu$ F and 47 $\mu$ F. |  |
| Tolerance in Capacitors                                                                                                                                                                | ±20%                                                                                       |  |

//

BW (

Tople 5

Page 1 of 4

| low                                                                             |                                                           |
|---------------------------------------------------------------------------------|-----------------------------------------------------------|
| Capacitor ESR (R <sub>ESR</sub> )                                               | 10mΩ                                                      |
| Capacitor ESL (L <sub>ESL</sub> )                                               | 1nH                                                       |
| Efficiency (% $\eta$ )<br>(for I <sub>LOAD</sub> = 1mA to 1A)                   | > 90%                                                     |
| Max. peak-to-peak output voltage ripple in PWM mode ( $\Delta V_{O\_PWM}$ )     | <5mV                                                      |
| Max. peak-to-peak output voltage ripple in PFM/PSM mode ( $\Delta V_{O\_PFM}$ ) | <20mV                                                     |
| Soft start time (t <sub>ss</sub> )                                              | 1ms                                                       |
| Output Current Limit, (I <sub>LIM</sub> )                                       | 2A±10%                                                    |
| Maximum duty cycle limit (D <sub>max</sub> )                                    | Max. possible (could be 100% if converter remains stable) |
| Minimum duty cycle limit (D <sub>min</sub> )                                    | Min. possible (could be 0% if converter remains stable)   |

### **Inductor Selection Table**

| Inductor Value (L) | DCR  | Isat |
|--------------------|------|------|
| 1μH +/-30%         | 60mΩ | 2.7A |
| 0.47µH +/-30%      | 32mΩ | 3.8A |
| 0.24µH +/-30%      | 22mΩ | 5A   |
| 0.15µH +/-30%      | 18mΩ | 6.2A |

## **Important Notes:**

- All building blocks of the buck converter must be transistor level (no behavioral model). You can reuse blocks from your previous designs or assignments.
- Standard cell library can be used for digital circuits.
- Each building block should have symbol and converter must be designed using hierarchical schematic (not flat).
- Any of the buck topologies (voltage mode, current mode, hysteretic etc.) can be used in the project.
- Design should be verified across all variations/tolerances of inductors, capacitors, process (TT,FF,SS) and temperature (-40°C, 25°C,125°C).

## **Project Evaluation:**

### 1. Presentation:

Students are required to prepare 15 minutes presentations with no more than 20 slides (excluding title and references slides) and present before the class. There will be 5 minutes Q&A session after the presentation.

Presentation should contain following three main sections:

- i. Introduction, topology and component selection (4-5 slides)
- ii. Architecture, power FET sizing and design of building blocks (10-12 slides)
- iii. Simulation Results and Performance Table with FoM (4-5 slides)

Any circuits used from paper must be cited in the presentation. Any innovations/novelty in the design should be highlighted. Performance table must be based on the following format:

| Parameters                                                                             | Results/Values |
|----------------------------------------------------------------------------------------|----------------|
| Input Voltage Range                                                                    | ?              |
| Output Range                                                                           | ?              |
| Load Current Range                                                                     | ?              |
| Switching Frequency (Fsw)                                                              | ?              |
| Inductor (L)                                                                           | ?              |
| Output Capacitor (C)                                                                   | ?              |
| DC output voltage accuracy in PWM mode (%ΔV <sub>O_PWM</sub> )                         | ?              |
| DC output voltage accuracy in PFM mode (%ΔV <sub>O_PFM</sub> )                         | ?              |
| Settling Time (no. of PWM clock cycles)                                                | ?              |
| Undershoot as $\%$ of $V_{O}$ when load transient is applied ( $\Delta V_{UV\_LOAD}$ ) | ?              |
| Overshoot % of $V_0$ during load transient, $(\Delta V_{OV\_LOAD})$                    | ?              |
| Undershoot as % of $V_O$ during low line transient ( $\Delta V_{UV\_LINE}$ )           | ?              |
| Overshoot as % of $V_O$ during high line transient ( $\Delta V_{OV\_LINE}$ )           | ?              |
| % Efficiency (η)                                                                       | ?              |
| Peak-to-peak output voltage ripple in PWM mode                                         | ?              |
| Peak-to-peak output voltage ripple in PFM/PSM mode                                     | ?              |
| Figure of Merit:                                                                       |                |
| FoM1 (with both PWM and PFM mode enabled)                                              | ?              |
| FoM2 (with only PWM i.e. forced CCM mode enabled)                                      | ?              |

Figure of Merit will be calculated using following expression:

$$FoM1 = \left(\frac{\%\eta_{min} + \%\eta_{max}}{180}\right) x \left(\frac{10^{-12}}{LxC}\right) x \left(\frac{25}{\%V_{UV_{LOAD}} x\%V_{OV_{LOAD}}}\right) x \left(\frac{1}{\%V_{UV_{LINE}} x\%V_{OV_{LINE}}}\right) x \left(\frac{10}{T_{SET}}\right) x \left(\frac{200x10^{-6}}{\Delta V_{O_{PWM}} x\Delta V_{O_{FFM}}}\right) \left(\frac{10^{-6}}{R_{TOTAL} xC_{TOTAL}}\right) \\ FoM2 = \left(\frac{\%\eta_{min} + \%\eta_{max}}{180}\right) x \left(\frac{10^{-12}}{LxC}\right) x \left(\frac{25}{\%V_{UV_{LOAD}} x\%V_{OV_{LOAD}}}\right) x \left(\frac{1}{\%V_{UV_{LINE}} x\%V_{OV_{LINE}}}\right) x \left(\frac{10}{T_{SET}}\right) x \left(\frac{10x10^{-3}}{\Delta V_{O_{PWM}}}\right) \left(\frac{10^{-6}}{R_{TOTAL} xC_{TOTAL}}\right) \\ = \left(\frac{10x10^{-3}}{180}\right) x \left(\frac{10x10^{-3}}{LxC}\right) x \left(\frac{10x10^{-3$$

 $R_{TOTAL}$  and  $C_{TOTAL}$  are total on-chip resistors (including feedback resistors) and capacitors (excluding output capacitor), respectively, used in the design.

### 2. Schematic Review:

All students will have to get their schematics reviewed with live simulations.

## **Grading: Total Marks = 20**

- Presentation = 5 Marks
- Schematics Review = 5 Marks
- Innovations/novelty = 5 Marks
- Specifications/FoM = 5 Marks

### **Bonus Points:**

Student who meet all the specifications with highest figure of merit will get 5 bonus points that will be added to his/her final marks.

#### Dates:

- Presentation Friday, Nov 09, 2018
- Schematic Review Saturday, Nov 10, 2017

Detailed schedule with venue and time slots will be emailed later. Schematics will be reviewed at your workstations or in my office as per your choice.