# Second Partial Project Delivery 2/2 MIPS I-Type datapath

# 1 Objectives

To implement the datapath of a custom Microprocessor without Interlocked Pipeline Stage (MIPS) I-Type instruction in SystemVerilog.

## 2 Second partial grade weight

This delivery constitutes 60% of your second partial final grade.

#### 3 Deadline

23:59 hours on Thursday May 7th 2020

# 4 Teamwork policy

This is a group assignment.

# 5 Pre-requisites

It is assumed that you are familiar with working with ModelSim and Quartus. If you require assistance, you can refer to the first assignment tutorial. It is assumed that you have completed the previous assignment for modelling the MIPS R-Type instructions in SystemVerilog.

## 6 Background

Figure 1.1 shows the encoding used in I-Type instructions.



Figure 1.1: MIPS I-Type instruction encoding.

As shown in, Figure 1.1, an immediate value is specified directly in the lower half of the I-Type instruction encoding. This immediate value is then used: 1) as an operand in arithmetic or logical operations; 2) as an offset address for load/store instructions using displacement addressing modes; or 3) as the branch address in branch instructions. Field op of Figure 1.1 specifies the instruction to perform, whilst rs and rt are used as source and destination registers, respectively.

## 7 Design specifications

The following sections provide an overview of the design specifications for this assignment.

#### 7.1 General specifications

Your custom MIPS design must comply with the following design specifications.

- Instruction set based (but modified) on a standard 16-bit MIPS Microprocessor ( $\mu P$ ).
- Single-cycle design.
- Data width is 16-bits.
- Instruction encoding (instruction width) is 32-bits long.
- Register File (RF) contains 32 registers.
  - r0 must always be 0, *i.e.*, r0 is not writeable.
  - r31 is return address.
- Instruction Memory (IM) contains 256 address.
- Data Memory (DM) contains 256 address.

#### 7.2I-Type top-level

рс

next\_pc

Table 1.1 specifies the top-level ports required for this assignment.

8

output

Direction Port name Width Description clk input Clock signal 1 Asynchronous active-low reset asyn\_n\_rst input Encoded instruction to be performed instruction input 32 Current PC value input 8

PC value to be loaded in next clock cycle

Table 1.1: Top-level ports.

This top-level module consists only input clk, asyn\_n\_rst, instruction and pc which correspond to the clock signal, an asynchronous active-low reset, R- and I-type instructions to be performed, and the current value of Program Counter (PC), respectively. The only output of this module is next\_pc, which represents the value of PC to be loaded during the next clock cycle.

#### List of I-Type instructions 7.3

Your design must be able to perform the I-Type instructions specified in Table 1.2 as well as all R-Type instructions.

| op value  | Instruction | Syntax           | Meaning                                                                             |
|-----------|-------------|------------------|-------------------------------------------------------------------------------------|
| 6,0000010 | ADDI        | ADDI rt, rs, imm | $Reg[rt] \leftarrow Reg[rs] + imm$                                                  |
| 6'b000011 | SUBI        | SUBI rt, rs, imm | $Reg[rt] \leftarrow Reg[rs] - imm$                                                  |
| 6'b010000 | NANDI       | ANDI rt, rs, imm | $\texttt{Reg[rt]} \; \leftarrow \; \sim (\texttt{Reg[rs]} \; \& \; \texttt{imm})$   |
| 6'b010001 | NORI        | ORI rt, rs, imm  | $\texttt{Reg[rt]} \; \leftarrow \; \sim (\texttt{Reg[rs]} \; \mid \; \texttt{imm})$ |
| 6'b010010 | XNORI       | XORI rt, rs, imm | $\texttt{Reg[rt]} \; \leftarrow \; \sim (\texttt{Reg[rs] ^ imm})$                   |
| 6'b010011 | ANDI        | ANDI rt, rs, imm | Reg[rt] ← Reg[rs] & imm                                                             |
| 6'b010100 | ORI         | ORI rt, rs, imm  | $\texttt{Reg[rt]} \leftarrow \texttt{Reg[rs]} \mid \texttt{imm}$                    |
| 6'b010101 | XORI        | XORI rt, rs, imm | Reg[rt] ← Reg[rs] ^ imm                                                             |
| 6'b001000 | LUI         | LUI rt, imm      | Reg[rt] ← {imm[7:0], 8'b0}                                                          |
| 6'b001001 | LLI         | LLI rt, imm      | $\texttt{Reg[rt]} \leftarrow \{8'\texttt{b0}, \texttt{imm}[7:0]\}$                  |
| 6'b001010 | LI          | LI rt, imm       | Reg[rt] ← imm                                                                       |
| 6'b000100 | LW          | LW rt, imm(rs)   | Reg[rt] ← Mem[rs+imm]                                                               |
| 6'b000101 | SW          | SWR rt, imm(rs)  | $\texttt{Mem[rs+imm]} \leftarrow \texttt{Reg[rt]}$                                  |
| 6'b100000 | BEQ         | BEQ rt, rs, imm  | if (Reg[rs] == Reg[rt])                                                             |
|           |             |                  | then PC $\leftarrow$ imm                                                            |
| 6'b100001 | BNEQ        | BNEQ rt, rs, imm | if (Reg[rs] != Reg[rt])                                                             |
|           |             |                  | then PC $\leftarrow$ imm                                                            |
| 6'b100010 | BZ          | BZ rt, rs, imm   | if (Reg[rs] == 0)                                                                   |
|           |             |                  | then PC $\leftarrow$ imm                                                            |
| 6'b100011 | BNEG        | BNEG rt, rs, imm | if (Reg[rs] < 0)                                                                    |
|           |             |                  | then PC $\leftarrow$ imm                                                            |

Table 1.2: I-Type operations.

Note that you are required to implement a DM in order to perform LW and SW instructions. This DM is a basic 256-address Random Access Memory (RAM) without any reset. Please refer to your lecture slides for more details.

#### 7.4 SystemVerilog design files

The minimum required SystemVerilog design files are listed below. You may decide to create new SystemVerilog modules and files in order to create different hierarchy levels. For example, you may decide to create a SystemVerilog module specifically for instruction decoding inside the control unit.

- mips\_pkg.sv. Package file common to all design files. You must declare all the necessary parameters and data types in this file.
- itype.sv. I-Type top-level module.
- alu.sv. Arithmetic and Logic Unit (ALU) module description.
- sgn\_ext.sv. Zero/sign extender module description.
- mux\_2x1.sv. 2x1 Multiplexer (MUX) module description.
- control\_unit.sv. Control unit module description.
- dm.sv. DM module description.

## 8 Grading criteria

The following grading criteria will be considered.

- 1. The correct functionality of your designs. I will use my own testbenches in order to automatically stress your designs and verify that they perform the tasks according to the specifications. For example, I will try different values for the parameters in your designs and I expect them to still perform according to the specifications. This is why it is paramount that you follow the name convention specified for file names and port names. Moreover, it is important that your designs and testbenches compile in ModelSim without errors. Your maximum grade for this assignment will automatically drop to 50/100 should ModelSim trigger a compilation or simulation error.
- 2. The quality of your testbenches. Even though I will use my own testbenches, I expect you to consider a thorough and concious set of test scenarios. In this way, you should be able to spot any mismatches between the expected results and the actual results provided by your designs.
- 3. Your designs must be synthesized in Quartus without latches and without errors. Warnings are tolerated at this point. Your maximum grade for this assignment will automatically drop to 50/100 should Quartus trigger a synthesis error or generate unwanted latches. Remember that a design is not useful if it can't be synthesized.

#### 9 Deliverables and Submission instructions

Prepare a single zip file containing at least the following files. You may have created additional SystemVerilog modules as stated in Section 7.4. If that's the case, please include them in your zip file.

```
mips_pkg.sv.
itype.sv.
tb_itype.sv. Testbench for your top-level I-Type design.
alu.sv.
sgn_ext.sv.
mux_2x1.sv.
control_unit.sv.
```

- 8. itype.do. ModelSim script for compiling and simulating your design.
- 9. A Quartus Register-Transfer Level (RTL) screenshot of your synthesized top-level I-Type design.

Submit your assignment through Blackboard no later than 23:59 hours on Thursday May 7th 2020. Only one submission per team is necessary.

Please send any questions to isaac.perez.andrade@tec.mx.