#### PIPELINE

The following material has been adapted from:

Patterson, D. A. and Hennesy, J. L., Computer Organization and Design MIPS Edition:

The Hardware/Software Interface, 5<sup>th</sup> Edition, Morgan Kaufmann

### Performance Background

- Clock frequency in ICs is determined by the longest propagation delay.
- Propagation delay is the time it takes for a signal to propagate from
  - An input to a flip-flop
  - A flip-flop to an output
  - A flip-flop to another flip-flop

### Performance Background



- Clock period should be larger than largest propagation delay
  - Tc > tpd

# Performance Background

Which is the critical path in this simplified MIPS block diagram?



- Longest delay determines clock period
  - Critical path: load instruction
  - Instruction memory → register file → ALU → data memory → register file
- This critical path limits the clock frequency and the number of instructions per second that we could theoretically perform

- How could we improve our MIPS performance?
  - We could start by splitting the critical path into smaller paths.

■ We could split our single-cycle execution into different stages.



TE2031- MIPS design – Slide 36

■ This technique is called Pipelining



TE2031- MIPS design – Slide 37

■ This technique is called Pipelining



TE2031- MIPS design - Slide 38

### Pipeline

Pipelining consist in breaking down a single task into several stages.



#### Pipeline

■ Task from A to B takes the same time in both cases. What's the advantage?



# Pipeline

■ We can perform tasks in parallel

| Task 1 | stage1 | stage2 | stage3 | stage4 |        |        |        |
|--------|--------|--------|--------|--------|--------|--------|--------|
| Task 2 |        | stage1 | stage2 | stage3 | stage4 |        |        |
| Task 3 | ·      |        | stage1 | stage2 | stage3 | stage4 |        |
| Task 4 |        | ·      |        | stage1 | stage2 | stage3 | stage4 |

Time

- Assume you work in a laundry shop.
- You divide your job into the following stages.
  - Wash
  - Dry
  - Fold
  - Store
- Assume each stage takes 30 minutes to complete

- How long would it take you to complete a single laundry request?
- 30min x 4 stages = 2 hours



■ What about 4 laundry request? — 8 hours

- Start a new load right after the washing machine becomes available.
- Dry first load and wash second load at the same time.
- Fold first load, dry second load and wash third load at the same time
- Continue with this principle until you complete all four loads

■ 4 loads now takes 3.5 hours



Improved performance



#### Four loads:

- Speedup = 8/3.5 = 2.3
- What about infinite number of loads?

TE2031- MIPS design – Slide 46

# Pipelining Speedup Equation

m is the number of tasks n is the number of stages per task t is the time required to complete a stage

$$T_{seq} = m \cdot \sum_{i=1}^{n} t_i$$

If all n stages take the same time t, then

$$T_{seq} = m \cdot n \cdot t$$

$$T_{pipe} = (m-1) \cdot t + n \cdot t$$

$$S = \frac{T_{seq}}{T_{pipe}} = \frac{m \cdot n \cdot t}{(m-1) \cdot t + n \cdot t} = \frac{m \cdot n}{(m-1) + n}$$

$$\lim_{m \to \infty} \frac{m \cdot n}{(m-1) + n} = n$$

# Pipelining Speedup

■ For the laundry analogy



# MIPS Pipeline

- Five stages, one step per stage
  - 1. IF: Instruction fetch from memory
  - 2. ID: Instruction decode & register read
  - 3. EX: Execute operation or calculate address
  - 4. MEM: Access memory operand
  - 5. WB: Write result back to register

### Pipeline Performance

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages
- Compare pipelined datapath with single-cycle datapath

| Instr    | Instr fetch | Register read | ALU op | Memory access | Register<br>write | Total time |
|----------|-------------|---------------|--------|---------------|-------------------|------------|
| lw       | 200ps       | 100 ps        | 200ps  | 200ps         | 100 ps            | 800ps      |
| sw       | 200ps       | 100 ps        | 200ps  | 200ps         |                   | 700ps      |
| R-format | 200ps       | 100 ps        | 200ps  |               | 100 ps            | 600ps      |
| beq      | 200ps       | 100 ps        | 200ps  |               |                   | 500ps      |

### Pipeline Performance



TE2031- MIPS design – Slide 51

# Pipeline Speedup

- If all stages are balanced
  - i.e., all stages take the same time
  - Time between instructions<sub>pipelined</sub>
    - = Time between instructions<sub>nonpipelined</sub>
      Number of stages
- If not balanced, speedup is less
- Speedup due to increased throughput
  - Latency per instruction does not decrease

# Pipelining and ISA Design

- MIPS ISA designed for pipelining
  - All instructions are 32-bits
    - Easier to fetch and decode in one cycle
  - Few and regular instruction formats
    - Can decode and read registers in one step
  - Load/store addressing
    - Can calculate address in 3<sup>rd</sup> stage, access memory in 4<sup>th</sup> stage
  - Alignment of memory operands
    - Memory access takes only one cycle