# Tutorial ModelSim & Quartus first time enabling

## 1 Objective

- To enable ModelSim and Quartus software.
- To understand the basics steps for compiling, simulating and synthesizing a SystemVerilog design using ModelSim and Quartus.

## 2 Teamwork policy

This is an individual assignment.

# 3 Background

ModelSim and Quartus software are used for simulating, validating and synthesizing digital hardware designs using Hardware Description Languages (HDLs). In this tutorial, you will refresh your knowledge on the basic use of these two tools.

# 4 Pre-requisites

It is assumed that ModelSim and Quartus are installed in your computer. If this is not the case, the attached document ModelSim\_Quartus\_install.pdf provides a quick guide on how to install these tools. After you complete the installation of the tools, come back to this document and proceed with Section 5.

**DISCLAIMER.** The versions of ModelSim and Quartus stated in the tutorial instructions ModelSim\_Quartus\_install.pdf are for reference only. You might find more recent versions of the software. However, the steps provided in this tutorial should still be relevant. If you find a mistake in this tutorial due to a version update, please do let me know.

## 5 ModelSim project

This section reinforces the steps necessary in order to create a ModelSim project, compile and simulate a design. If you are confident enough with your ModelSim knowledge, you may skip Section 5.1 and go straight to the exercise in Section 5.2.

#### 5.1 Tutorial Instructions

For this part of the tutorial, please use the source files divide\_clk\_by\_2.sv and tb\_divide\_clk\_by\_2.sv

- 1. Open ModelSim.
- 2. From the top menu select File  $\rightarrow$  New  $\rightarrow$  Project
- 3. Provide a name and a location for your project and click **OK**. You can select any project name you want. However, as shown in Figure 1, it is a good practice to match the name of your project with the name of your top-level SystemVerilog module.



Figure 1: Project name and location.

- 4. You should be prompted with the window shown in Figure 2. For this tutorial, you are provided with some SystemVerilog files, for this reason, select **Add Existing File**
- 5. Browse to the location of the provided files for this tutorial, select divide\_clk\_by\_2.sv and tb\_divide\_clk\_by\_2.sv files and click Open. As shown in Figure 3, I've placed both files under the same location, which corresponds to the project's location. However, this is not necessary and we can refer to files located elsewhere in our file system.



Figure 2: Add files prompt.



Figure 3: Files to be added.

6. As shown in Figure 4, make sure that **Reference from current location** is selected and select **OK**. After this, you should see something similar to Figure 5.



Figure 4: Adding project files.

Note that there's a question mark (?) next to the name of the files. This indicates that the files have not been compiled since its creation or last modification.



Figure 5: Files added to project.

7. In order to compile, select **Compile** → **Compile all** from the top menu. As shown in Figure 6, a green check mark next to the name of the file indicates a successful compilation.



Figure 6: Files compiled successfully.

ModelSim also provides a command and message window, which is embedded in the bottom part of the screen. Here, ModelSim also indicates if a compilation has been successful as shown in Figure 7.



Figure 7: Command prompt showing successful compilation.

8. The next step is to simulate our testbench. On the top menu, select **Simulate** → **Start Simulation**. You should be prompted with a window as shown in Figure 8. Click on the + sign next to **work**, select **tb\_divide\_clk\_by\_2.sv** and click **OK**. You should see something similar to Figure 9.



Figure 8: Start simulation.



Figure 9: Simulation environment.

9. In the **Objects** panel select all signals, right click and select **Add Wave** as shown in Figure 10.



Figure 10: Adding waveforms.

Our testbench signals are now added to the **Wave** panel as shown in Figure 11.



Figure 11: Signals added to waveform panel.

10. So far, we've compiled our source files, loaded our simulation environment and our testbench. However, we haven't actually started our simulation. In order to start our simulation, on the top menu select **Simulation** → **Run** → **Run** -**All**. ModelSim will perform the simulation and it should open the testbench file pointing to a \$stop construct as shown in Figure 12. This is a control statement used in testbenches in order to prevent the simulator to continue with its simulation indefinitely. Go back to the waveform panel by clicking on **Wave** next to the name of the testbench, as shown in the lower left corner of Figure 12.

```
initial begin
  28
              repeat (100)
  29
                  @(posedge clk) begin
  30
                  // Do nothing
  31
                  end
  32 🗬
                  $stop;
  33
  34
         endmodule
  35
Wave
         h tb_divide_clk_by_2.sv >
```

Figure 12: \$stop construct in testbenches.

11. In order to properly view our waveforms, we must zoom out. We can do this by either clicking on the icon to the right to the magnifier with the - sign, or by simply clicking anywhere in the wave panel and pressing  $\mathbf{F}$ , as shown in Figure 13.



Figure 13: Zooming out in wave panel.

You should be able to see waveforms for the entire simulation time as shown in Figure 14.



Figure 14: Full waveform view.

Use the magnifiers in order to zoom in and zoom out as you please. It is also possible to zoom in using the middle click of the mouse. Moreover, there are defined shortcut keys for zooming in and out. Right click on the **wave** region and you can find out the different zoom shortcuts.

12. Hover over the icons shown in Figure 15 in order to see different simulation run options. Click on these buttons and identify what each of them does.

**HINT:** You might have to **manually** stop the simulation by clicking on the red stop sign from Figure 15.



Figure 15: Quick simulation buttons.

- 13. Identify which button restarts the simulation. Click on it and when prompted with a confirmation dialogue box, click **OK**. How could you run the simulation again? What happens when you change the default simulation step and click on the **Run** button? In my case, the default simulation value is set to 100 ps. However, this value might be different in your environment. Play around with these buttons, as well as with the simulation step and make sure you understand what each of them does.
- 14. Close ModelSim and open it again, it will automatically load your last project. Try to run your last simulation starting from step 8 from above in order to reinforce what you have learned.
- 15. Once you are familiar with how to launch and restart a simulation, finish your simulation by selecting **Simulate**  $\rightarrow$  **End Simulation**  $\rightarrow$  **Yes**.
- 16. You have finished the ModelSim part of the tutorial. You may now proceed to the ModelSim exercise in Section 5.2.

#### 5.2 ModelSim exercise

- 1. Create a new ModelSim project using the file counter.sv and its testbench tb\_counter.sv.
- 2. Once you create the project, compile the files. There should be syntax errors!
- 3. Debug the errors by double-clicking on the error messages that will appear in red font in the command prompt inside ModelSim. A window should be opened with information about which line of code contains the error and a hint on how to fix it.
- 4. Fix all the errors until all error messages are gone.
- 5. Continue with the steps necessary in order to simulate the design.
- 6. Zoom in to a relevant time window in order to properly observe the waveforms.
- 7. Analyse the code in both counter.sv and its testbench tb\_counter.sv and answer the questions embedded in the code comments.
- 8. The provided code models a 3-bit counter. Modify your file(s) in order to simulate an 8-bit counter.
- 9. You may now proceed to Section 6.

## 6 Quartus project

This section reinforces the steps necessary in order to create a Quartus project and synthesize a design If you are confident enough, you may skip Section 6.1 and go straight to the exercise in Section 6.2.

#### 6.1 Tutorial Instructions

For this part of the tutorial, please use the source file divide\_clk\_by\_2.sv.

- 1. Open Quartus.
- 2. Select **New Project Wizard** from the menu, as shown in Figure 16.



Figure 16: Project wizard.

3. When prompted with the **Introduction** window, click **Next** as shown in Figure 17.



Figure 17: Project intro.

4. Provide a name for the project and click **Next**.

Important: Quartus requires that the name given to the project is the same as the top-level SystemVerilog module. As a result of this, name the project divide\_clk\_by\_2.sv, as shown in Figure 18.



Figure 18: Project name.

5. Select **Empty project** as shown in Figure 19 and click **Next**.



Figure 19: Project type.

6. When prompted to add files, browse to the location of the downloaded files and select divide\_clk\_by\_2.sv, as shown in Figure 20. Notice that testbenches are not synthesizable, as a result of this, we can simply omit our testbench.



Figure 20: Adding files.

7. Quartus allows us to select our target device, *i.e.*, our target Field-Programmable Gate Array (FPGA). For this tutorial, we can simply click on **Next** in order to select the default device, as shown in Figure 21.



Figure 21: Selecting device.

8. The last step for creating a project is to select which other Electronic Design Automation (EDA) tools will be used. We can choose our simulation tool as well as some static check tools for timing and signal integrity. However, for this tutorial, and for the majority of the course, we can simply click on **Next** without specifying any of the EDAs, as shown in Figure 22.



Figure 22: Selecting EDA.

9. Finally, Quartus will prompt you with a summary of the project configuration. Click on **Finish** as shown in Figure 23.



Figure 23: Project summary.

10. The project is now ready to be compiled. You should see something similar to Figure 24. Here, the top part of the panel indicates the chosen device and the top-level unit to be compiled. The bottom part shows the synthesis stages that Quartus has performed.



Figure 24: Project ready.

11. The next step is to perform synthesis. Double click on the blue triangle/arrow next to **Compile Design**. Quartus should start the synthesis process and you should see some progress bars constantly updating. This process can take several seconds or even minutes, depending on the computing power of your computer.

Quartus indicates that a design has been successfully synthesized by using green check marks next to each stage, as shown in Figure 25. Quartus will also show a summary in a new panel. If a synthesis stage did not meet our constrains, Quartus will use a red font to point to the failing stage. In this case, you should see that we didn't meet the **Timing Analyzer** stage, as shown in the right side of Figure 25. This is expected since we didn't specify any timing constrain. Despite this, Quartus was able to synthesise our design.



Figure 25: Compiled project.

12. The next step is to have a look at the inferred Register-Transfer Level (RTL). From the top menu, select **Tools**  $\rightarrow$  **Netlist Viewers**  $\rightarrow$  **RTL Viewer**, as shown in Figure 26.



Figure 26: RTL view menu.

13. You should see something similar to Figure 27. Here, Figure 27 shows how Quartus logically interprets our SystemVerilog design.



Figure 27: RTL view.

- 14. You may now close Quartus and conclude the Quartus part of this tutorial.
- 15. You may now proceed to the Quartus exercise part of the tutorial in Section 6.2.

### 6.2 Quartus exercise

- 1. Create a new Quartus project using the file counter.sv.
- 2. Modify counter.sv in order to synthesise a 6-bit counter.
- 3. Compile and synthesize the design.
- 4. Congratulations! You have finished this tutorial.