# ACCELERATED CHIP DESIGN CYCLE WORKSHOP: HIGH-LEVEL SYNTHESIS

This workshop is intended to provide the participants with the necessary skills to create high-level synthesis IPs using the Vitis HLS tool flow. Various techniques and directives inherent to Vitis HLS to improve the design performance are also introduced in detail

The labs have been developed and tested on Windows 10 professional and Ubuntu 20.04 machines and using Vivado HLS 2018.2 and Vitis HLS 2022.1 version tools. Linux machine to run the Vitis HLS tool is more recommended though.

# **Labs Overview:**

# Lab1: Vitis HLS Design Flow

This lab provides a basic introduction to high-level synthesis using the Vitis HLS tool flow. You will use Vitis HLS in GUI mode to create a project. You will simulate, synthesize, and implement the provided design.

# **Lab2: Improving Performance**

This lab introduces various techniques and directives which can be used in Vitis HLS to improve design performance. The design under consideration accepts an image in a (custom) RGB format, converts it to the Y'UV color space, applies a filter to the Y'UV image and converts it back to RGB.

# Lab3: Improving Area and Resource Utilization

This lab introduces various techniques and directives which can be used in Vitis HLS to improve design performance as well as area and resource utilization. The design under consideration performs discrete cosine transformation (DCT) on an 8x8 block of data.

## **Lab3: Improving Area and Resource Utilization**

#### Introduction:

This lab introduces various techniques and directives which can be used in Vitis HLS to improve design performance as well as area and resource utilization. The design under consideration performs discrete cosine transformation (DCT) on an 8x8 block of data.

This design implements a discrete cosine transformation and it is provided as C source. The function leverages 2D DCT algorithm by first processing each row of the input array via a 1D DCT, then processing the columns of the resulting array through the same 1D DCT. It calls the **read\_data**, **dct\_2d** and **write\_data** functions.

## **Objectives:**

After completing this lab, you will be able to:

- Add directives in your design
- Improve performance using PIPELINE directive
- Distinguish between DATAFLOW directive and Configuration Command functionality
- Apply memory partitions techniques to improve resource utilization

#### Steps:

### STEP 1: Validate the Design from Command Line

Validate your design in the terminal. (ONLY VALID FOR LINUX-BASED ENVIRONMENT, WINDOWS USERS MAY DIRECTLY GO TO STEP 2 and perform C simulation using the GUI as was done in earlier labs. You shall see the below message printed on the console.)

- 1. Open a terminal.
- 2. Change directory to {labs}/lab3.
  - A self-checking program (dct\_test.c) is provided. Using that we can validate the design. A Makefile is also provided. Using the Makefile, the necessary source files can be compiled and the compiled program can be executed.
- 3. Invoke Vitis HLS and in the terminal type make to compile and execute the program.

Note that the source files (dct.c and dct\_test.c) are compiled, then dct executable program was created, and then it was executed. The program tests the design and outputs **Results are good** message.

4. Close the command prompt window by typing exit.

#### STEP 2: Create a New Project

Create a new project in Vivado HLS GUI targeting xc7z020clg400-1.

- 1. Type vitis\_hls (Linux) in the terminal or double click on "Vitis HLS 2022.1" icon in windows.
- 2. In the Vitis HLS GUI, click on Create Project. The New Vitis HLS Project wizard opens.
- 3. Click Browse... button of the Location field and browse to {labs}\lab3 and then click OK.
- 4. For Project Name, type **dct** and click **Next**.
- 5. In the *Add/Remove Files* for the source files, type **dct** as the function name (the provided source file contains the function, to be synthesized, called dct).
- 6. Click the Add Files... button, select dct.c file from the {labs}\lab3 folder, and then click Open.
- 7. Click Next.
- 8. In the Add/Remove Files for the testbench, click the Add Files... button, select dct\_test.c, in.dat, out.golden.dat files from the {lab}\lab3 folder and click Open.
- 9. Click Next.
- 10. In the *Solution Configuration* page, leave Solution Name field as **solution1** and set the clock period as **10**. Leave *Uncertainty* field blank.
- 11. Click on Part's Browse button, and select the following filters, using the *Parts Specify* option, to select xc7z020clg400-1.
- 12. Click Finish.
- 13. Double-click on the **dct.c** under the *source* folder to open its content in the information pane.

The top-level function **dct**, is defined at line **78**. It implements 2D DCT algorithm by first processing each row of the input array via a 1D DCT then processing the columns of the resulting array through the same 1D DCT. It calls **read\_data**, **dct\_2d**, and **write\_data** functions.

The **read\_data** function is defined at line **54** and consists of two loops – **RD\_Loop\_Row** and **RD\_Loop\_Col**. The **write\_data** function is defined at line **66** and consists of two loops to perform writing the result. The **dct\_2d** function, defined at line **23**, calls **dct\_1d** function and performs transpose.

Finally, **dct\_1d** function, defined at line **4**, uses **dct\_coeff\_table** and performs the required function by implementing a basic iterative form of the 1D Type-II DCT algorithm. Following figure shows the function hierarchy on the left-hand side, the loops in the order they are executes and the flow of data on the right-hand side.



#### **STEP 3: Synthesize the Design**

Synthesize the design with the defaults. View the synthesis results and answer the question listed in the detailed section of this step.

- 1. Select **Solution > Run C Synthesis > Active Solution** to start the synthesis process.
- 2. When synthesis is completed, several report files will become accessible and the *Synthesis Results* will be displayed in the information pane.

The dct\_1d, dct\_2d, read\_data and write\_data functions are inlined. Verify this by scrolling up into the Vitis HLS Console view.

```
INFO: [HLS 214-178] Inlining function 'dct_ld' into 'dct_2d' (dct.c:25:0)
INFO: [HLS 214-178] Inlining function 'read_data' into 'dct' (dct.c:79:0)
INFO: [HLS 214-178] Inlining function 'dct_2d' into 'dct' (dct.c:79:0)
INFO: [HLS 214-178] Inlining function 'write_data' into 'dct' (dct.c:79:0)
Inlining of dct_ld, dct_2d, read_data and write_data functions
```

The Synthesis Report shows the performance and resource estimates as well as estimated latency in the design.



3. Using scroll bar on the right, scroll down into the report and answer the following question.

#### Question 1

Estimated clock period:

Worst case latency:

Number of DSP48E used: Number of BRAMs used: Number of FFs used:

Number of LUTs used:

4. The report also shows the top-level interface signals generated by the tools.

| Summary           |     |      |            |               |              |
|-------------------|-----|------|------------|---------------|--------------|
| RTL Ports         | Dir | Bits | Protocol   | Source Object | C Type       |
| ap_local_block    | out | 1    | ap_ctrl_hs | dct           | return value |
| ap_local_deadlock | out | 1    | ap_ctrl_hs | dct           | return value |
| ap_clk            | in  | 1    | ap_ctrl_hs | dct           | return value |
| ap_rst            | in  | 1    | ap_ctrl_hs | dct           | return value |
| ap_start          | in  | 1    | ap_ctrl_hs | dct           | return value |
| ap_done           | out | - 1  | ap_ctrl_hs | dct           | return value |
| ap_idle           | out | 1    | ap_ctrl_hs | dct           | return value |
| ap_ready          | out | 1    | ap_ctrl_hs | dct           | return value |
| input_r_address0  | out | 6    | ap_memory  | input_r       | array        |
| input_r_ce0       | out | 1    | ap_memory  | input_r       | array        |
| input_r_q0        | in  | 16   | ap_memory  | input_r       | array        |
| output_r_address0 | out | 6    | ap_memory  | output_r      | array        |
| output_r_ce0      | out | 1    | ap_memory  | output_r      | array        |
| output_r_we0      | out | 1    | ap_memory  | output_r      | array        |
| output_r_d0       | out | 16   | ap_memory  | output_r      | array        |

Generated interface signals

You can see ap\_clk, ap\_rst are automatically added. The ap\_start, ap\_done, ap\_idle, and ap\_ready are top-level signals used as handshaking signals to indicate when the design is able to accept next computation command (ap\_idle), when the next computation is started (ap\_start), and when the computation is completed (ap\_done). The top-level function has input and output arrays, hence an ap\_memory interface is generated for each of them.

## **STEP 4: Run Co-Simulation**

Run the Co-simulation, selecting Verilog. Verify that the simulation passes.

- 1. Select **Solution > Run C/RTL Co-simulation** to open the dialog box so the desired simulations can be run. A C/RTL Co-simulation Dialog box will open.
- 2. Select the **VHDL** option, and click **OK** to run the Verilog simulation using XSIM simulator. The RTL Co-simulation will run, generating and compiling several files, and then simulating the design. In the console window you can see the progress and also a message that the test is passed.

```
INFO: [COSIM 212-316] Starting C post checking ...
    *** *** ***
    Results are good
    *** *** ***
INFO: [COSIM 212-1000] *** C/RTL co-simulation finished: PASS ***
    RTL Co-Simulation results
```

STEP 5: Remove the pipeline optimization done by Vitis HLS automatically by adding pipeline off pragma.

- Select Project > New Solution.
- 2. A Solution Configuration dialog box will appear. Note that the check boxes of Copy directives and constraints from solution are checked with solution1 selected. Click the **Finish** button to create a new solution with the default settings.



- 3. Make sure that the **dct.c** source is opened in the information pane and click on the **Directive** tab.
- 4. Select DCT\_Inner\_Loop in the directives pane, right-click on it and select Insert Directive...
- 5. Click on the drop-down button of the *Directive* field. A pop-up menu shows up listing various directives. Select **PIPELINE** directive.
- 6. In the *Vitis HLS Directive Editor* dialog box, click on the **off** option to turn off the automatic pipelining. Make sure that the *Directive File* is selected as destination. Click **OK**.



7. Similarly, apply the PIPELINE off directive to DCT\_Outer\_Loop, Row\_DCT\_Loop, Xpose\_Row\_Outer\_Loop, Xpose\_Row\_Inner\_Loop, Col\_DCT\_Loop, Xpose\_Col\_Outer\_Loop, Xpose\_Col\_Inner\_Loop, RD\_Loop\_Row, RD\_Loop\_Col, WR\_Loop\_Row and WR\_Loop\_Col objects. At this point, the *Directive* tab should look like as follows.



- 8. Click on **Synthesis** button.
- 9. When the synthesis is completed, report shows the performance and area without the automatic optimization of Vitis HLS.



**STEP 6: Apply PIPELINE Directive** 

Create a new solution by copying the previous solution settings. Apply the PIPELINE directive to DCT\_Inner\_Loop, Xpose\_Row\_Inner\_Loop, Xpose\_Col\_Inner\_Loop, RD\_Loop\_Col, and WR\_Loop\_Col. Generate the solution and analyze the output.

- 1. Select Project > New Solution.
- 2. A *Solution Configuration* dialog box will appear. Click the **Finish** button (with *copy from* Solution2 selected).
- 3. Make sure that the **dct.c** source is opened in the information pane and click on the **Directive** tab.
- 4. Select **DCT\_Inner\_Loop** of the **dct\_1d** function in the Directive pane, right-click on it and select **Modify Directive**.
- 5. In the Vitis HLS Directive Editor dialog box, click the **off** option to turn on the pipelining. Make sure the *Directive File* is selected as destination. Click **OK**.
- 6. Leave II (Initiation Interval) blank as Vitis HLS will try for an II=1, one new input every clock cycle.
- 7. Click OK.
- 8. Similarly, apply the PIPELINE directive to Xpose\_Row\_Inner\_Loop and Xpose\_Col\_Inner\_Loop of the dct\_2d function, and RD\_Loop\_Col of the read\_data function, and WR\_Loop\_Col of the write\_data function. But remove the PIPELINE directive of DCT\_Outer\_Loop, Row\_DCT\_Loop, Xpose\_Row\_Outer\_Loop, Col\_DCT\_Loop, Xpose\_Col\_Outer\_Loop, RD\_Loop\_Row and WR\_Loop\_Row. At this point, the Directive tab should look like as follows:



- 9. Click on the **Synthesis** button.
- 10. When the synthesis is completed, select **Project > Compare Reports...** to compare the two solutions
- 11. Select *Solution2* and *Solution3* from the *Available Reports*, click on the **Add>>** button, and then click **OK**.
- 12. Observe the reduction in the latency from 5990 to ~2450 clock cycles.



13. Scroll down in the comparison report to view the resources utilization. Observe that the FFs and/or LUTs utilization increased whereas BRAM and DSP48E remained same.



Resources utilization after pipelining

Open the Schedule Viewer and determine where most of the clock cycles are spend, i.e. where the large latencies are.

- 1. Click on the Solution > Open Schedule Viewer.
- Select the dct entry and observe the RD\_Loop\_Row\_RD\_Loop\_Col and WR\_Loop\_Row\_WR\_Loop\_Col entries in the Performance & Resource Estimates. These are two nested loops flattened and given the new names formed by appending inner loop name to the out loop name. You can also verify this by looking in the Console view message.

```
INFO: [MFGM: 200-54] Flattening a loop mest 'MD_Loop Row' (alt., [MFGM] in function 'det',
WHRENG: [MES 200-560] Carnot Flatten Loop 'DST Outer_Loop' (alt., [MFGM]) in function 'det' the outer Loop is not a perfect loop because there is nontrivial logic in the loop latch.
Resolution: For help on NLS 200-560 see wee xilina (cm/cyc) browder/Loop (alt., [MFGM] 200-560).html
RMFC: [MFGM 200-561] Flattening a loop mest 'Mpsec-Aou-Outer_Loop' (dat., [MFGM] 100-100).html
RMFC: [MFGM 200-561] Flattening a loop mest 'Mpsec-Aou-Outer_Loop' (dat., [MFGM] 100-100).html
RMFC: [MFGM 200-561] Flattening a loop mest 'Mpsec-Aou-Outer_Loop' (dat., [MFGM] 100-100).html
RMFC: [MFGM 200-561] Flattening a loop mest 'Col_OCT_Loop' (history 100-100).html
RMFC: [MFGM 200-561] Flattening a loop mest 'Col_OCT_Loop' (history 100-100).html
RMFC: [MFGM 200-561] Flattening a loop mest 'MpLoon_Row' (history 100-100).html
The console view content indicaling loops flattening.
```

3. In the *Performance & Resource Estimates* pane, expand all items. Notice that the most of the latency is in **Row\_DCT\_Loop\_DCT\_Outer\_Loop** and **Col\_DCT\_Loop\_DCT\_Outer\_Loop** function.



The Performance & Resource Estimates of dct

4. In the Schedule Viewer pane, select the Col\_DCT\_Loop\_DCT\_Outer\_Loop entry, right-click on the col\_outbuf\_addr\_write\_In69 (write) block in the Schedule Viewer, and select Goto Source. Notice that line 19 is highlighted which is preventing the flattening of the DCT\_Outer\_Loop.

5. Switch to the *Synthesis* perspective.

Create a new solution by copying the previous solution settings. Apply fine-grain parallelism of performing multiply and add operations of the inner loop of dct\_1d using PIPELINE directive by moving the PIPELINE directive from inner loop to the outer loop of dct\_1d. Generate the solution and analyze the output.

- 1. Select **Project > New Solution**.
- 2. A Solution Configuration dialog box will appear. Click the Finish button (with Solution3 selected).
- 3. Select **PIPELINE** directive of **DCT\_Inner\_Loop** of the **dct\_1d** function in the Directive pane, right-click on it and select **Remove** Directive.
- 4. Select **DCT\_Outer\_Loop** of the **dct\_1d** function in the Directive pane, right-click on it and select **Insert Directive...**
- 5. A pop-up menu shows up listing various directives. Select **PIPELINE** directive.
- 6. Click OK



By pipelining an outer loop, all inner loops will be unrolled automatically (if legal), so there is no need to explicitly apply an UNROLL directive to DCT\_Inner\_Loop. Simply move the pipeline to the outer loop: the nested loop will still be pipelined but the operations in the inner-loop body will operate concurrently.

- 7. Click on the **Synthesis** button.
- 8. When the synthesis is completed, select **Project > Compare Reports...** to compare the two solutions.
- 9. Select *Solution3* and *Solution4* from the **Available Reports**, click on the **Add>>** button, and then click **OK**.
- 10. Observe that the latency is reduced from 2450 to ~642 clock cycles.



Performance comparison after pipelining

11. Scroll down in the comparison report to view the resources utilization. Observe that the utilization of DSP and FF has increased. Since the DCT\_Inner\_Loop was unrolled, the parallel computation requires 8 DSP48E.



Perform design analysis and look at the dct performance view.

- 1. Switch to the **Performance & Resource Estimates** in Synthesis Summary.
- 2. Expand, if necessary, and notice that the **DCT\_Outer\_Loop** is now pipelined and there is no **DCT\_Inner\_Loop** entry.



**STEP 7: Improve Memory Bandwidth** 

Create a new solution by copying the previous solution (Solution4) settings. Apply ARRAY\_PARTITION directive to buf\_2d\_in of dct (since the bottleneck was on *src* port of the dct\_1d function, which was passed via in\_block of the dct\_2d function, which in turn was passed via buf\_2d\_in of the dct function) and col\_inbuf of dct\_2d. Generate the solution.

- 1. Select **Project > New Solution** to create a new solution.
- 2. A Solution Configuration dialog box will appear. Click the Finish button (with Solution4 selected).
- With dct.c open, select buf\_2d\_in array of the dct function in the Directive pane, right-click on it and select Insert Directive...
  - The buf\_2d\_in array is selected since the bottleneck was on src port of the dct\_1d function, which was passed via in\_block of the dct\_2d function, which in turn was passed via buf\_2d\_in of the dct function).
- 4. A pop-up menu shows up listing various directives. Select ARRAY\_PARTITION directive.
- 5. Make sure that the **type** is *complete*. Enter **2** in the *dimension* field and click **OK**.



- 6. Similarly, apply the **ARRAY\_PARTITION** directive with dimension of 2 to the **col\_inbuf** array of the **dct\_2d** function.
- 7. Click on the **Synthesis** button.
- 8. When the synthesis is completed, select **Project > Compare Reports...** to compare the two solutions.
- 9. Select Solution4 and Solution5 from the Available Reports, and click on the Add>> button.
- 10. Observe the reduction in the latency from ~642 to ~578 clock cycles.



Performance comparison after array partitioning

11. Scroll down in the comparison report to view the resources utilization. Observe the increase in the FF resource utilization (almost double).



Resources utilization after array partitioning

12. Expand the Loop entry **DCT\_Outer\_Loop** of **dct\_1d** function in the **Performance & Resource Estimates** in *Synthesis Summary* and observe that the Pipeline II is now 1.

## **STEP 8: Apply DATAFLOW Directive**

Create a new solution by copying the previous solution (Solution5) settings. Apply the DATAFLOW directive to improve the throughput. Generate the solution and analyze the output.

- 1. Select **Project > New Solution**.
- 2. A Solution Configuration dialog box will appear. Click the Finish button (with Solution5 selected).
- 3. Close all inactive solution windows by selecting **Project > Close Inactive Solution Tabs.**
- 4. Select function dct in the directives pane, right-click on it and select Insert Directive...
- 5. Select **DATAFLOW** directive to improve the throughput.
- 6. Click on the **Synthesis** button.
- 7. When the synthesis is completed, the synthesis report is automatically opened.
- 8. Observe that dataflow type pipeline throughput is listed in the "Performance Estimates".



- The Dataflow pipeline throughput indicates the number of clock cycles between each set of inputs reads (interval parameter). If this value is less than the design latency it indicates the design can start processing new inputs before the currents input data are output.
- Note that the dataflow is only supported for the functions and loops at the top-level, not those which are down through the design hierarchy. Only loops and functions exposed at the toplevel of the design will get benefit from dataflow optimization.
  - 1. Scrolling down into the *Utilization Estimates*, observe that the number of *BRAM\_18K* required at the top-level remained at *3*.



2. Look at the console view and notice that **dct\_coeff\_table** is automatically partitioned in dimension *2*.

```
NFO: [HLS 214-248] Applying array_partition to 'col_inbuf': Complete partitioning on dimension 2. (det.ci27:33)
NFO: [HLS 214-248] Applying array_partition to 'buf_2d_in': Complete partitioning on dimension 2. (det.cc81:18)
NFO: [HLS 214-248] Applying array_partition type=complete dim=2' for marray 'det.1d.det_coeff_table' due to pipeline pro
NFO: [HLS 214-248] Applying array_partition to 'det_id.det_coeff_table': Complete partitioning on dimension 2. (det.ci8:0)
NFO: [HLS 288-111] Finished Compiling Optimization and Transform: CPU user time: 0 seconds. CPU system time: 0 seconds. Blapsed
NFO: [HLS 288-111] Finished Checking Pragmas: CPU user time: 0 seconds. CPU system time: 0 seconds.
```

3. The *buf\_2d\_in* and *col\_inbuf* arrays are partitioned as we had applied the directive in the previous run (shown in the figure above). The dataflow is applied at the top-level which created channels between top-level functions *read\_data*, *dct\_2d*, and *write data*.

Perform performance analysis by switching to the Synthesis Summary and looking at the dct Performance & Resource Estimates view.

- 1. Switch to the *Synthesis Summary* perspective, expand the *Performance & Resource Estimates* entries, and select the **dct 2d** entry.
- 2. Observe that most of the latency and interval (throughput) is caused by the dct\_2d function. The interval of the top-level function dct, is less than the sum of the intervals of the read\_data, dct\_2d, and write\_data functions indicating that they operate in parallel and dct\_2d is the limiting factor. It can be seen that dct\_2d is not completely operating in parallel as Row\_DCT\_Loop and Col\_DCT\_Loop were not pipelined.



One of the limitations of the dataflow optimization is that it only works on top-level loops and functions. One way to have the blocks in **dct\_2d** operate in parallel would be to pipeline the entire function. This however would unroll all the loops and can sometimes lead to a large

area increase. An alternative is to raise these loops up to the top-level of hierarchy, where dataflow optimization can be applied, by removing the **dct\_2d** hierarchy, i.e. inline the **dct\_2d** function.

#### **STEP 9: Apply INLINE Directive**

Create a new solution by copying the previous solution (Solution6) settings. Apply INLINE directive to dct\_2d. Generate the solution and analyze the output.

- 1. Select **Project > New Solution**.
- 2. A Solution Configuration dialog box will appear. Click the **Finish** button (with Solution6 selected).
- 3. Select the function dct\_2d in the directives pane, right-click on it and select Insert Directive...
- 4. A pop-up menu shows up listing various directives. Select **INLINE** directive. The INLINE directive causes the function to which it is applied to be inlined: its hierarchy is dissolved.
- 5. Click on the Synthesis button.
- 6. When the synthesis is completed, the synthesis report will be opened.
- 7. Observe by comparing the reports of *solution6* and *solution7* that the latency reduced from *577* to *416* clock cycles, and the Dataflow pipeline throughput drastically reduced from *443* to *73* clock cycles.
- 8. Examine the synthesis log to see what transformations were applied automatically.
  - The **dct\_1d** function calls are now automatically inlined into the loops from which they are called, which allows the loop nesting to be flattened automatically.
  - Note also that the DSP48E usage has doubled (from 8 to 16). This is because, previously
    a single instance of dct\_1d was used to do both row and column processing; now that the
    row and column loops are executing concurrently, this can no longer be the case and two
    copies of dct\_1d are required: Vitis HLS will seek to minimize the number of clocks, even
    if it means increasing the area.

9. Switch to the *Synthesis Summary* perspective, expand the *Performance & Resource Estimates* entries, and select the **dct** entry.

Observe that the dct\_2d entry is now replaced with dct\_Loop\_Row\_DCT\_Loop\_proc, dct\_Loop\_Xpose\_Row\_Outer\_Loop\_proc, dct\_Loop\_Col\_DCT\_Loop\_proc, and dct\_Loop\_Xpose\_Col\_Outer\_Loop\_proc since the dct\_2d function is inlined. Also observe that all the functions are operating in parallel, yielding the top-level function interval (throughput) of 73 clock cycles.



Performance analysis after the INLINE directive

10. Close Vitis HLS by selecting File > Exit.

### **CONCLUSION**

In this lab, you learned various techniques to improve the performance and balance resource utilization. PIPELINE directive when applied to outer loop will automatically cause the inner loop to unroll. When a loop is unrolled, resources utilization increases as operations are done concurrently. Partitioning memory may improve performance but will increase BRAM utilization. When INLINE directive is applied to a function, the lower level hierarchy is automatically dissolved. When DATAFLOW directive is applied, the default memory buffers (of ping-pong type) are automatically inserted between the top-level functions and loops. The console logs can provide insight on what is going on.

#### **References:**

https://xilinx.github.io/xup high level synthesis design flow/Lab3.html