

# AG35-Quecopen Reference Design

### **LTE Module Series**

Rev. AG35-Quecopen\_Reference\_Design\_V1.1

Date: 2018-09-21

Status: Released



Our aim is to provide customers with timely and comprehensive service. For any assistance, please contact our company headquarters:

### **Quectel Wireless Solutions Co., Ltd.**

7<sup>th</sup> Floor, Hongye Building, No.1801 Hongmei Road, Xuhui District, Shanghai 200233, China

Tel: +86 21 5108 6236 Email: info@quectel.com

### Or our local office. For more information, please visit:

http://www.quectel.com/support/sales.htm

### For technical support, or to report documentation errors, please visit:

http://www.quectel.com/support/technical.htm

Or email to: <a href="mailto:support@quectel.com">support@quectel.com</a>

### **GENERAL NOTES**

QUECTEL OFFERS THE INFORMATION AS A SERVICE TO ITS CUSTOMERS. THE INFORMATION PROVIDED IS BASED UPON CUSTOMERS' REQUIREMENTS. QUECTEL MAKES EVERY EFFORT TO ENSURE THE QUALITY OF THE INFORMATION IT MAKES AVAILABLE. QUECTEL DOES NOT MAKE ANY WARRANTY AS TO THE INFORMATION CONTAINED HEREIN, AND DOES NOT ACCEPT ANY LIABILITY FOR ANY INJURY, LOSS OR DAMAGE OF ANY KIND INCURRED BY USE OF OR RELIANCE UPON THE INFORMATION. ALL INFORMATION SUPPLIED HEREIN IS SUBJECT TO CHANGE WITHOUT PRIOR NOTICE.

### COPYRIGHT

THE INFORMATION CONTAINED HERE IS PROPRIETARY TECHNICAL INFORMATION OF QUECTEL WIRELESS SOLUTIONS CO., LTD. TRANSMITTING, REPRODUCTION, DISSEMINATION AND EDITING OF THIS DOCUMENT AS WELL AS UTILIZATION OF THE CONTENT ARE FORBIDDEN WITHOUT PERMISSION. OFFENDERS WILL BE HELD LIABLE FOR PAYMENT OF DAMAGES. ALL RIGHTS ARE RESERVED IN THE EVENT OF A PATENT GRANT OR REGISTRATION OF A UTILITY MODEL OR DESIGN.

Copyright © Quectel Wireless Solutions Co., Ltd. 2018. All rights reserved.



# **About the Document**

# **History**

| Revision | Date       | Author      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 2018-06-05 | Canice CHEN | Initial                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.1      | 2018-09-21 | Canice CHEN | <ol> <li>Updated schematic designs relating USB.</li> <li>Updated the power supply block diagram in Sheet 3.</li> <li>Updated the notes for "VBAT Design" section in Sheet 4.</li> <li>Updated the schematic designs and the notes in Sheet 8.</li> <li>Added sensor design in Sheet 13.</li> <li>Changed Q0401/Q0402/Q0602/Q1002/Q1501 from digital transistors to MOS transistors and updated their corresponding circuit designs.</li> </ol> |



### **Contents**

| Ab | out the | e Document   |   |
|----|---------|--------------|---|
| Со | ntents  |              | 3 |
|    |         |              |   |
| 1  | Refer   | rence Design | 4 |
|    | 1.1.    | Introduction | 4 |
|    | 12      | Schematics   | Δ |



# 1 Reference Design

### 1.1. Introduction

This document provides the reference design for Quectel AG35-Quecopen module.

### 1.2. Schematics

The schematics illustrated in the following pages are provided for your reference only.

























### Main Antenna Intreface and Detection Circuit (Normal)



In order to achieve successful antenna status detection, the main antenna is recommended to integrate an  $8^{-1}3K$  resistor (R\_in) to GND. And the typical value for the resistor is 10K.

### Rx-diversity Antenna Interface and Detection Circuit (Normal)



### Notes:

- 1. In order to achieve successful antenna status detection, the Rx-diversity antenna is recommended to integrate an 8~13K resistor (R\_in) to GND. And the typical value for the resistor is 10K.
- 2. The Rx-diversity reception function is ON by default. If Rx-diversity antenna is not used, there is a need to use AT command to turn off Rx-diversity reception.

|                   | Main / Rx-diversity Antenna Status Indication |         |          |          |              |
|-------------------|-----------------------------------------------|---------|----------|----------|--------------|
| Antenna Status    | Open                                          | R_in=8K | R_in=10K | R_in=13K | Short to GND |
| ADC Value         | 1.7V                                          | 0.7V    | 0.8V     | 0.9V     | 0V           |
| Status Indication | Open                                          | Normal  | Normal   | Normal   | Short to GND |

## GNSS Antenna Interface and Detection Circuit (Normal)



|                | GNSS Antenna Status Indication |                      |              |  |
|----------------|--------------------------------|----------------------|--------------|--|
| Antenna Status | Open                           | Normal               | Short to GND |  |
| ADC Value      | VDD_3V3                        | VDD_3V3-R1210*I_GNSS | 0V           |  |

### Notes:

- A low power active antenna is recommended to be selected. If passive antenna is used, then R1210 and L1203 are not needed.
- 2. An external LDO can be selected to supply power for active antenna.
- 3. VDD\_3V3 is the power supply for active antenna, and I\_GNSS is the working current of active antenna.
- 4. The active antenna power supply shall not exceed VBAT voltage of the module. And ADC0 or ADC1 shall be selected for ADC value detection.

#### Notes

- 1. It is recommended to use PI type Main/Rx-diversity antenna circuit, thus ensuring covenicent subsequent debugging.
- 2. The impedance of the RF signal traces must be controlled as  $50\Omega$  when routing.
- 3. ADC value can be read by AT+QADC=<port> or API ql\_adc\_show. For more details, please refer to Quectel\_AG35\_AT\_Commands\_Manual or Quectel\_AG35-Quecopen\_Developer\_Guide.
- 4. Three kinds of antenna status are designed to be detected: Normal, Short to GND and Open.
- 5. The antenna connection status is judged by the ADC feedback value.

| PROJECT        | TITLE                       |
|----------------|-----------------------------|
| AG35-Quecopen  | Reference Design            |
| SIZE           | VER                         |
| A2             | 1.1                         |
| SHEET 12 OF 15 | DATE 2018/9/21              |
|                | AG35-Quecopen<br>SIZE<br>A2 |

6 5 4 3 2

D

С





