

# Tiling Framework for Heterogeneous Computing of Matrix based Tiled Algorithms

Narasinga Rao Miniskar, Mohammad Alaul Haque Monil, Pedro Valero-Lara, Frank Liu, Jeffrey S. Vetter

Computer Science and Mathematics Division

Sawtooth Project 25<sup>th</sup> Feb 2023

ExHET 2023 Workshop (PPoPP)

ORNL is managed by UT-Battelle, LLC for the US Department of Energy



miniskarnr@ornl.gov ; {monilm ; velerolarap ; liufy ; veter}@ornl.gov

# **About Paper**

- Proposed Tiling framework with a tiled data structure for heterogenous memory mapping and parameterization to a heterogeneous task specification API
- Integrated into MatRIS (Math kernels library using IRIS runtime)
- Benefits
  - Tiling algorithms for heterogeneous computation
  - Improved programmability of tiled algorithms (Dense GEMM, LAPACK)
    - Less number of lines to write tiling algorithms
  - Improves performance by 20% when compared to traditional methods
    - Enabled to utilize 2D and 3D data transfer APIs (Ex: cuMemcpy2D)
    - No need of tile to flat and flat to tile conversion of data



# **Outline**

- IRIS Run-time and MatRIS library
- State of the art Tiling approaches
- Proposed Tiling Framework
- Example Tiled Matrix Addition, Multiplication and LU Factorization Algorithms
- Experimental Results
- Conclusion & Future work



3

# https://github.com/ORNL/irishttps://code.ornl.gov/brisbane/iris.git

## **IRIS Runtime Framework**



- Heterogenous Platform Model
- · Task Programming Model
  - Create Synchronous / Asynchronous tasks
  - Add dependencies
  - Ability to create task graphs
- Memory Model
  - Handles heterogenous memory address spaces for application data objects
  - Automatic data movement
  - No need of writing H2D and D2H data transfers
  - Heterogenous data transfer policies
- Execution Model
  - Supports dynamic and static task mapping policies
  - Customization of policies

Kim, Jungwon, Seyong Lee, Beau Johnston, and Jeffrey S. Vetter. "IRIS: A portable runtime system exploiting multiple heterogeneous programming systems." In 2021 IEEE High Performance Extreme Computing Conference (HPEC), pp. 1-8. IEEE, 2021.



# **IRIS Host and Kernels for SAXPY**

```
Host Code: C++
                                           Python
                                                        Fortran
  int main(int argc, char** argv) 📗
   size_t SIZE;
   float *X, *Y, *Z;
   float A = 10;
   int ERROR = 0;
   iris::Platform platform;
   platform.init(&argc, &argv, 1);
   SIZE = argc > 1 ? atol(argv[1]) : 8;
   X = (float*) malloc(SIZE * sizeof(float));
   Y = (float*) malloc(SIZE * sizeof(float));
   Z = (float*) malloc(SIZE * sizeof(float));
   for (int i = 0; i < SIZE; i++) {
     X[i] = i; Y[i] = i;
   iris::DMem mem_X(X, SIZE * sizeof(float));
   iris::DMem mem_Y(Y, SIZE * sizeof(float));
   iris::DMem mem_Z(Z, SIZE * sizeof(float));
   iris::Task task;
   void* params0[4] = { &mem_Z, &A, &mem_X, &mem_Y };
   int pinfo0[4] = { iris_w, sizeof(A), iris_r, iris_r };
   task.kernel("saxpy", 1, NULL, &SIZE, NULL, 4, params0, pinfo0);
   task.flush_out(mem_Z);
   task.submit(1, NULL, 1);
   for (int i = 0; i < SIZE; i++) {
     if (Z[i] != A * X[i] + Y[i]) ERROR++;
   free(X); free(Y); free(Z);
   platform.finalize();
   return 0;
```

#### Kernels OpenCL CUDA OpenMP static void saxpy(float\* Z, float A, float\* X, float\* Y) { size\_t i; #pragma omp parallel for shared(Z, A, X, Y) private(i) IRIS\_OPENMP\_KERNEL\_BEGIN(i) Z[i] = A \* X[i] + Y[i];IRIS\_OPENMP\_KERNEL\_END **CUDA** OpenCL OpenMP extern "C" \_\_global\_\_ void saxpy(float\* Z, float A, float\* X, float\* Y) { size\_t id = blockIdx.x \* blockDim.x + threadIdx.x; Z[id] = A \* X[id] + Y[id];



## IRIS Host and Kernels for SAXPY

Host Code: C++ C Python Fortran

```
import iris
import numpy as np
def saxpy(SIZE=1024):
   iris.init()
   x = np.arange(SIZE, dtype=np.float32)
   y = np.arange(SIZE, dtype=np.float32)
   z = np.zeros(SIZE, dtype=np.float32)
   mem_x = iris.dmem(x)
   mem_y = iris.dmem(y)
   mem_z = iris.dmem(z)
   A = 10.0
    task = iris.task("saxpy", 1, [], [SIZE], [], [
        (mem_z, iris.iris_w),
        (mem_x, iris.iris_r),
        (mem_y, iris.iris_r)
        \Box
    task.submit(iris.iris_gpu)
    iris.finalize()
```

#### Kernels OpenCL CUDA OpenMP static void saxpy(float\* Z, float A, float\* X, float\* Y) { size\_t i; #pragma omp parallel for shared(Z, A, X, Y) private(i) IRIS\_OPENMP\_KERNEL\_BEGIN(i) Z[i] = A \* X[i] + Y[i];IRIS\_OPENMP\_KERNEL\_END **CUDA** OpenCL OpenMP extern "C" \_\_global\_\_ void saxpy(float\* Z, float A, float\* X, float\* Y) { size\_t id = blockIdx.x \* blockDim.x + threadIdx.x; Z[id] = A \* X[id] + Y[id];



## Matris = Iris-blas + Laris

- Heterogenous Math Kernels
- IRIS-BLAS
  - cuBLAS for Nvidia GPU
  - hipBLAS for AMD GPU
  - clBLAST for OpenCL GPUs
  - OpenBLAS/MKL for AMD / Intel CPUs
- LaRIS: LaPACK functions
  - Configurable tiles
  - Task Graphs with dependencies
  - Performance models and scheduling policies
- Heterogenous platforms
  - CPU + Nvidia GPUs + AMD GPUs

https://code.ornl.gov/brisbane/matris



LaRIS: Targeting Portability and Productivity for LaPACK Codes on Extreme Heterogeneous Systems using IRIS, SC 2022 RSDHA Workshop, Monil Mohammad, Narasinga Rao Miniskar, Pedro Valero Lara, Frank Liu, Jeffrey Vetter





# State Of the Art Tiling

- Traditional: Uses rudimentary for loop iterators, loop indexes and index increments
  - Error prune and requires lot of code
- SOA DSL and frameworks for homogenous compute units
  - Halide, Tiramisu, Triton
- Challenges of tiling for heterogenous computing algorithms
  - Along with tiling utilities,
  - Manage heterogenous memories for tiles
  - Create tasks using tiled inputs and outputs
  - Ease of programmability
  - Use device specific tile data transfer APIs
- Requirement: A tiling framework to handle the above challenges



# Tiling Framework

- Tiling Specification
  - Size of the matrix in all dimensions, size of tile, stride between tiles
- Binding to IRIS memory
  - Required for heterogeneous computing
  - Enables tiling data structure to map the tiles to heterogenous memory locations
  - Tiling object manages IRIS memory object for each tile
- Tiling iterators for regularized access of tiles
  - Sequence iterators
    - Row-major iterator
    - Column-major iterator
    - Row-Column/Right-Down Tree wise iterator
    - 3D Iterators (ZYX, ZXY, YXZ, YZX, XYZ, XZY)
  - Index based iterators
    - For random access of tiles or
    - interleaved access of tiles

Mapping of tile to IRIS Memory object



Matrix with Tiles: Tile2D[]

IRISMem Host (H) memory points to Base (B) start address of matrix with 2D offset (X, Y)

- IRIS Memory object maps host memory to device memory and synchronizes data validity and data transfers
- Map 2D/3D tile to IRIS Mem objects



## Tiled Data Structure in MatRIS



#### Tile3D<Type>

- + Tile3D()
- + IRISMem ()
- + row\_tile\_index()
- + col\_tile\_index()
- + depth\_tile\_index()

#### Tile3DIterator

- + Tile3DIterator(type)
- + operator!= ()
- + operator\*()
- + operator++()

#### Tileing3D<Type>

- + Tiling3D()
- + begin()
- + end()
- + items(it\_type, repeat count)
- + getAt(z, y, x)
- row\_stride\_
- col\_stride\_
- depth\_stride\_
- tile row size
- tile\_col\_size\_
- tile\_depth\_size\_
- row\_size\_
- col\_size\_
- depth\_size\_
- tiles\_ : Tile3D[]



# Tiling iterators

## **Sequence Iterators:**

### **Index based Iterators:**

```
for (size_t i=0; i<A_tiling.row_tiles_count(); i++) {
   ... // Index based iterators
}</pre>
```



# Tiled Matrix Addition with Sequence Iterator

```
int tiled_matris_addition( int target, double *A, double *B, double *C, int

    SIZE, int tile_size) {

     Tiling2D<double> A_tiling(A, SIZE, SIZE, tile_size, tile_size);
     Tiling2D<double> B_tiling(B, SIZE, SIZE, tile_size, tile_size);
     Tiling2D<double> C_tiling(C, SIZE, SIZE, tile_size, tile_size);
     iris_graph graph; iris_graph_create(&graph);
     vector<iris_task> tasks:
     for(auto && it : zip(A_tiling.items(), B_tiling.items(), C_tiling.items()) {
       iris_task task; iris_task_create(&task);
8
       Tile2D<double> & A_tile = std::get<0>(it);
9
       Tile2D<double> & B_tile = std::get<1>(it);
10
       Tile2D<double> & C_tile = std::get<2>(it);
11
       matris_task_add_matrix(task, A_tile.IRISMem(),
12
           B_tile.IRISMem(), C_tile.IRISMem());
13
       iris_graph_task(graph, task, target);
14
15
     iris_graph_submit(graph);
16
17
```



# **Tiled LU Factorization**

Right-Down /Row-Column Tree wise iterator



Task Graph



```
ize_t step = 0;
Tiling2D<DTYPE> A_tiling(A, M, N, TILE_SIZE, TILE_SIZE);
for(auto & a_tile : A_tiling.items(TILE2D_RIGHT_DOWN_TREE_WISE)) {
    if (a_tile.row_tile_index() == a_tile.col_tile_index()) {
        step = a_tile.row_tile_index();
        if (step != 0) for(auto & gemm_tile : A_tiling.items(step, step)) {
            size_t tile_jj = gemm_tile.row_tile_index();
            size_t tile_ii = gemm_tile.col_tile_index();
            Tile2D<DTYPE> & left_trsm_tile = A_tiling.GetAt(step-1, tile_ii);
            Tile2D<DTYPE> & top_trsm_tile = A_tiling.GetAt(tile_jj, step-1);
            iris_task task; iris_task_create_name("gemm", &task);
            CALL_GEMM(left_trsm_tile.IRISMem(), top_trsm_tile.IRISMem(),
                    gemm_tile.IRISMem());
            ADD_TASK_DEPENDENCIES(gemm_tile, ...);
       iris_task_create_name("getrf", &getrf_tasks[step]);
CALL_GETRF(getrf_tasks[step], a_tile.IRISMem());
        ADD_TASK_DEPENDENCIES(getrf_tasks[steps], ...);
    else if (a_tile.row_tile_index() == step) {
        size_t tile_ii = a_tile.col_tile_index();
        Tile2D<DTYPE> & getrf_tile = A_tiling.GetAt(step, step);
        iris_task_create_name("trsm-left", &left_trsm_tasks[tile_ii]);
        CALL_TRSM_LEFT(left_trsm_tasks[tile_ii], getrf_tile.IRISMem(), a_tile.IRISMem())
        ADD_TASK_DEPENDENCIES(left_trsm_tasks[tile_ii], ...);
    else if (a_tile.col_tile_index() == step) {
        size_t tile_jj = a_tile.row_tile_index();
        Tile2D<DTYPE> & getrf_tile = A_tiling.GetAt(step, step);
        iris_task_create_name("trsm-top", &top_trsm_tasks[tile_jj]);
        CALL_TRSM_TOP(top_trsm_tasks[tile_jj], getrf_tile.IRISMem(), a_tile.IRISMem());
        ADD_TASK_DEPENDENCIES(top_trsm_tasks[tile_jj], ...);
```

#### Index based iterator

# Tiled Matrix Multiplication <sup>1</sup>



| Algorithm              | Traditional  | Proposed     | Line reduction |
|------------------------|--------------|--------------|----------------|
|                        | Tiling Lines | Tiling Lines |                |
| Tiled GEMM             | 230          | 50           | 78%            |
| Tiled LU Factorization | 125          | 68           | 45%            |

27 28

29 30

31 32

```
int tiled_matris_multiplication( int target, double *A, double *B, double *C,

    int SIZE, int tile_size) {

    Tiling2D<DTYPE> A_tiling(A, SIZE, SIZE, tile_size, tile_size);
    Tiling2D<DTYPE> B_tiling(B, SIZE, SIZE, tile_size, tile_size);
    Tiling2D<DTYPE> C_tiling(C, SIZE, SIZE, tile_size, tile_size);
    iris_graph graph; iris_graph_create(&graph);
    for(size_t i=0; i<A_tiling.row_tiles_count(); i++) {</pre>
        for(size_t j=0; j<B_tiling.col_tiles_count(); j++) {</pre>
            Tile2D<DTYPE> & c_tile = C_tiling.getAt(i, j);
            iris_task prev_task = NULL;
            for(size_t k=0; k<B_tiling.row_tiles_count(); k++) {</pre>
                 Tile2D<DTYPE> & a_tile = A_tiling.getAt(i, k);
                Tile2D<DTYPE> & b_tile = B_tiling.getAt(k, j);
                iris_task task; iris_task_create(&task);
                matris_task_dgemm
                     (task, MATRIS_ROW_MAJOR, MATRIS_NO_TRANS, MATRIS_NO_TRANS,
                      a_tile.row_tile_size(), b_tile.row_tile_size(),
                      b_tile.col_tile_size(),
                     1.0f, a_tile.IRISMem(), tile_size,
                      b_tile.IRISMem(), tile_size,
                     1.0f, c_tile.IRISMem(), tile_size);
                if (prev_task != NULL) {
                     iris_task gemm_depend_tasks[] = { prev_task };
                     iris_task_depend(task, 1, gemm_depend_tasks);
                iris_graph_task(graph, task, target_dev);
                prev_task = task;
            iris_task_dmem_flush_out(prev_task, c_tile.IRISMem());
    iris_graph_submit(graph);
}
```

Overhead of Tiling framework



(a) Varying X-axis Tile Count: M x M (# DGEMM Tasks)



(b) Varying X-axis Tile Count: M x M (# LU Factorization Tasks)

- Overhead: Time taken to create heterogeneous tasks and task graph
- Compared with traditional hand-tuned tiling approach
- varying x-axis (tile count) leads to a varying number of tasks in the task graph
- Average overhead when compared with traditional approach is  $\sim$ 90  $\mu$ s
- Our tiling framework overhead for an increasing number of tasks is still negligible



## Performance Enhancement with Native Tile Data Transfer APIs





(b) LU Factorization Matrix Size: N x N

- Tiling framework enables native 2D/3D tile data transfer APIs (i.e., cuMemcpy2D) to transfer the data from a host tile to device memory through the IRIS run-time
- Varied the matrix size, as shown on the xaxis, and measured the execution time of a tiled algorithm's task graph
- Traditional, hand-tuned approach introduces a memory copy operation for flattening the tile to a continuous host memory location
- ~20% performance uplift compared with the traditional approach



## **Conclusion and Future Work**

- Proposed a novel framework for tiled algorithms for heterogenous computing
- Tiling framework
  - Creates tiles and binds tile to IRIS memory object
  - Handles the heterogeneous memory objects
  - Enables to create heterogeneous tasks for heterogeneous computing
- Benefits
  - Simplifies writing the tiled algorithms
  - Performance efficient when compared against the traditional, handwritten tiling
  - Exploit the architecture-native tile data transfer APIs
  - − Gains are ~20% when compared to traditional approaches
- Future work
  - Domain specific language to further simplify the tiling algorithms
- MatRIS: <a href="https://code.ornl.gov/brisbane/matris">https://code.ornl.gov/brisbane/matris</a> (Need XCAMS id: <a href="https://xcams.ornl.gov/">https://xcams.ornl.gov/</a>)
- IRIS: <a href="https://code.ornl.gov/brisbane/iris">https://code.ornl.gov/brisbane/iris</a> (Need XCAMS id)
- For any help, contact: miniskarnr@ornl.gov ;{monilm ; velerolarap ; veter}@ornl.gov \*OAK RIDGI