# ICN2037

(16 channels double buffer constant current output LED driver chip)

| The current is adjusted to accurately control the brightness of the LED. Simultaneously                     |               |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|
| Over-current precise control technology can make the inter-chip error less than ±2.5%, channel              |               |  |  |  |  |
| The time error is less than $\pm 3.0\%$ .                                                                   |               |  |  |  |  |
| ICN2037 integrates double buffer registers, in the display register                                         |               |  |  |  |  |
| At the same time as 16bit data, you can continue to store 16bit serial data,                                |               |  |  |  |  |
| Compared with general constant current source chips, the refresh rate can be increased by more than 50%.    |               |  |  |  |  |
| characteristic AP: SSOP24-P-150-0.635                                                                       |               |  |  |  |  |
| ☐ 16 channels constant current sink current output                                                          |               |  |  |  |  |
| ☐ Output current range:                                                                                     |               |  |  |  |  |
| $3 \sim 45 \text{mA@V}_{DD} = 5 \text{V}$                                                                   |               |  |  |  |  |
| $3 \sim 30 \text{mA@V}_{DD} = 3.3 \text{V}$                                                                 |               |  |  |  |  |
| □ Current accuracy ICN2037                                                                                  |               |  |  |  |  |
| Between channels: ±1.8% (typical value) ±3.0% (maximum)                                                     |               |  |  |  |  |
| Between chips: ±1.5% (typical value) ±2.5% (maximum)                                                        |               |  |  |  |  |
| $\square$ Fast output current response <i>OE</i> (minimum): 60ns@V $_{\tiny DD}$ =5V                        |               |  |  |  |  |
| □ I/O Schmitt trigger input                                                                                 |               |  |  |  |  |
| ☐ Maximum data transmission frequency: 30MHz                                                                |               |  |  |  |  |
| $\Box$ Chip working voltage: V $_{DD}$ =3.3 $\sim$ 6V                                                       |               |  |  |  |  |
| $\square$ Working temperature range: -40 ~ 85°C                                                             |               |  |  |  |  |
| ☐ Has the function of improving lamp bead damage                                                            |               |  |  |  |  |
| ☐ With blanking function                                                                                    |               |  |  |  |  |
| ☐ Has excellent anti-interference ability and low gray level effect                                         |               |  |  |  |  |
| $\square$ Improve the caterpillar phenomenon caused by lamp bead damage                                     |               |  |  |  |  |
| $\square$ Integrated double buffer, refresh rate is more than 50% higher than general constant current chip |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
|                                                                                                             |               |  |  |  |  |
| www.chiponeic.com                                                                                           | V1.1 Nov 2016 |  |  |  |  |

- 2 -

Not affected by the PCB board. And can choose different external resistance to outp\$lstagk SOP

Page 3

 $ICN2037 \ \ \hbox{16-channel constant current double buffer output LED driver chip}$ 

Pin description

SSOP24-P-150-0.635

## ICN2037(SSOP24)

| Pin No.      | Pin name          | Features                                                                           |
|--------------|-------------------|------------------------------------------------------------------------------------|
| 1            | GND               | Ground terminal                                                                    |
| 2            | SIN               | Serial data input                                                                  |
| 3            | CLK               | Clock signal input terminal, sampling data on rising edge                          |
| 4 LE         |                   | Latch signal input                                                                 |
|              |                   | When LE is high, data is transferred to the latch; when LE is low, data is latched |
| 5 ~ 20       | OUT0 ~ OUT15 Cons | stant current sink current output terminal                                         |
|              |                   | Enable signal input                                                                |
| twenty one   | OE                | When OE is high, turn off OUT0 ~ OUT15                                             |
|              |                   | When OE is low, open OUT0 ~ OUT15                                                  |
| twenty two   | SOUT              | Serial data output                                                                 |
| twenty three | R-EXT             | External resistance input terminal, adjustable output constant current value       |
| twenty four  | VDD               | Power input                                                                        |

www.chiponeic.com V1.1 Nov 2016

-3-

Page 4

ICN2037 16-channel constant current double buffer output LED driver chip

ICN2037 block diagram

www.chiponeic.com V1.1 Nov 2016

Page 5

 $ICN2037\,$  16-channel constant current double buffer output LED driver chip

I/O equivalent circuit

1. CLK, SIN 2. OE

V DD

OE

GND

3. LE 4.SOUT

V DD

SLAT

GND

GND

Timing diagram

Note 1: When the LE pin is set to L, the latch circuit retains data; when the LE pin is set to H, the latch circuit does not retain data, and the data is output directly.

When the OE (GCLK) pin is L, the OUT0 to OUT15 output pins will turn ON and OFF to respond to the data; set the OE (GCLK) pin to H, regardless of the data, all output pins The pin will be OFF. When the OE (GCLK) pin is L, data can be transmitted and latched

www.chiponeic.com V1.1 Nov 2016

-5-

General constant current source drive chip data transmission and data display timing diagram

| SIN | Data(MSB) | Data(LSB) |               | Data(MSB) |
|-----|-----------|-----------|---------------|-----------|
| CLK |           |           |               |           |
| LE  |           | Data(MSB) | <br>Data(LSB) |           |
| OE  |           | Data(MSB) | <br>Data(LSB) |           |

Reasons for low utilization rate of data transmission and data display of general constant current chip:

- 1. When displaying a high-level data, the data display time may be much longer than the data transmission time, and the data cannot be counted during the extra time of the data display.

  According to transmission.
- 2. When displaying a low-level data, the data display time may be much shorter than the data transmission time, and the data cannot be counted during the extra time of data transmission.

  According to the show.

#### ICN2037 data transmission and data display timing diagram



ICN2037 data transmission and data display timings are shown in the figure above, data(A) and data(C) are high data, data(B) and data(D) high and low data. Will show

The high and low bits of the display data are combined according to time, so that the excess time of the display high data can be used for data transmission, or use the time of data transmission to

For high-level display, the perfect combination of data transmission and display data can effectively improve the display refresh rate. The basic steps are as follows:

- 1. When the data(A) transfer is completed, a latch signal is generated on LE to latch data(A)
- 2. After the data(A) is latched, OE changes from 1 to >0, register data(A) and display data(A)
- 3. While displaying data(A), transfer data(B)
- $4. \ After the \ data(B) \ transfer \ is \ completed, LE \ generates \ a \ latch \ signal, latches \ data(B), and \ then \ transfers \ data(C)$
- $5.\ After\ completing\ the\ display\ of\ data\ (A), register\ data\ (B)\ and\ display\ data\ (B)$
- $6. \ Complete \ the \ transmission \ of \ data \ (C), complete \ the \ display \ of \ data \ (B)$
- $7.\,Register\,data(C)\,and\,transmit\,data(D), (same\,as\,step\,1)\\$

www.chiponeic.com V1.1 Nov 2016

# Page 7

 $ICN2037\,$  16-channel constant current double buffer output LED driver chip

#### Truth table

| CLK | LE | OE | SIN                                     | OUT0 OUT7 OUT15                                                                               | SOUT    |
|-----|----|----|-----------------------------------------|-----------------------------------------------------------------------------------------------|---------|
|     | Н  | L  | D <sub>a</sub>                          | $D_{ \circ}  \ldots  D_{ \circ^7} \ldots  D_{ \circ^{15}}$                                    | D 10-15 |
|     | L  | L  | $\mathbf{D}_{n+1}$                      | No change                                                                                     | D 10-14 |
|     | Н  | L  | $D_{\scriptscriptstyle{D^{\diamond}2}}$ | $D_{\scriptscriptstyle 102}\ldotsD_{\scriptscriptstyle 105}\ldotsD_{\scriptscriptstyle 1043}$ | D =-13  |
|     | X  | L  | $\mathbf{D}_{\scriptscriptstyle{D+3}}$  | $D_{\scriptscriptstyle 002}\ldotsD_{\scriptscriptstyle 005}\ldotsD_{\scriptscriptstyle 0013}$ | D 10-13 |
|     | X  | Н  | D n+3                                   | OFF                                                                                           | D 10-13 |

### Maximum working range (Ta=25°C)

characteristic symbol Rated value unit

| voltage                       |         | $V_{\scriptscriptstyle  DD}$ | 0~7.0          | V    |
|-------------------------------|---------|------------------------------|----------------|------|
| Output current                |         | Ιο                           | 45             | mA   |
| Input voltage                 |         | $V_{\rm \tiny IN}$           | -0.4~V DD +0.4 | V    |
| Output withstand volt         | age     | $V_{ m out}$                 | 11V            |      |
| Clock frequency               |         | $F_{\rm CLK}$                | 30             | MHz  |
| Ground current                |         | I GND                        | +1000          | mA   |
| Power consumption             | B.1.    |                              | 2.40           |      |
| (Printed circuit board, 25°C) | DN-type | Ръ                           | 3.19           | W    |
| Thermal impedance             | DN-type | $R_{ n(\mu)}$                | 39.15          | °C/W |
| Operating tempera             | ture    | T opr                        | -40 ~ 85       | °C   |
| storage temperatur            | re      | T ng                         | -55 ~ 150      | °C   |

# DC characteristics (T =-40°C~85°C, if not otherwise stated)

| characteristic                 | symbol                           | Test Conditions            | Minimum  | Typical va | lue Max    | unit |
|--------------------------------|----------------------------------|----------------------------|----------|------------|------------|------|
| voltage                        | $V_{\scriptscriptstyle DD}$      | -                          | 3.3      | 5          | 6.0        | V    |
| Output voltage when ON         | $V_{_{\mathrm{O}(\mathrm{ON})}}$ | OUTn                       | 0.6      | -          | 4          | V    |
| High level logic input voltage | V m                              | -                          | 0.7*V DD | -          | $V_{\ DD}$ | V    |
| Low level logic input voltage  | V II.                            | -                          | GND      | -          | 0.3*V DD   | V    |
| SOUT high level output current | I он                             | $V_{\text{\tiny DD}} = 5V$ | -        | -          | -1         | mA   |
| SOUT low-level output current  | I or.                            | $V_{\text{\tiny DD}} = 5V$ | -        | -          | 1          | mA   |
| Constant current output        | Ιο                               | OUTn                       | 0.5      | -          | 45         | mA   |

www.chiponeic.com V1.1 Nov 2016

-7-

### Page 8

# ICN2037 16-channel constant current double buffer output LED driver chip

# Dynamic characteristics (V DD =4.5~5.5V, T =-40°C~85°C, if not otherwise specified)

| characteristic                | Symbol           | test circuit | Test Conditions                       | Minimum t | ypical maxin | num | unit |
|-------------------------------|------------------|--------------|---------------------------------------|-----------|--------------|-----|------|
| Serial data transmission freq | uen <b>E</b> yas | 6            | -                                     | -         | -            | 30  | MHz  |
| Clock pulse width             | $t_{\rm wclk}$   | 6            | SCK=H or L                            | 20        | -            | -   | ns   |
| Latch pulse width             | t will           | 6            | LE=H                                  | 20        | -            | -   | ns   |
| Enable pulse width            | t wos            | 6            | OE = H or L,<br>$R_{EXT} = 890\Omega$ | 60        | -            | -   | ns   |
| Hold time                     | t HOLDI          | 6            | -                                     | 5         | -            | -   | ns   |
| Hold time                     | t HOLD2          | 6            | -                                     | 5         | -            | -   | ns   |
| Establishment time            | t setupi         | 6            | -                                     | 5         | -            | -   | ns   |
| Establishment time            | t setup2         | 6            | -                                     | 5         | -            | -   | ns   |
| Maximum clock rise time       | t.               | 6            |                                       | -         | -            | 500 | ns   |
| Maximum clock fall time       | t r              | 6            |                                       | -         | -            | 500 | ns   |

# Electrical characteristics (V DD =4.5~5.5V, T =25°C, if not otherwise specified)

| characteristic                  | symbol              | test    | Test Conditions                                                                                   | Minimum   | Typical value | maximum ı                   | unit |
|---------------------------------|---------------------|---------|---------------------------------------------------------------------------------------------------|-----------|---------------|-----------------------------|------|
|                                 |                     | Circuit |                                                                                                   |           |               |                             |      |
| High level logic output voltage | $V_{\ \mathrm{OH}}$ | 1       | I $_{\text{OH}} = -1 \text{mA}$ , SOUT                                                            | V DD -0.4 | -             | $V_{\scriptscriptstyle DD}$ | V    |
| Low level logic output voltage  | $\mathbf{V}$ or.    | 1       | I $_{OH}$ =+1mA, SOUT                                                                             | -         | -             | 0.4                         | V    |
| High level logic input current  | I 111               | 2       | $V_{\ \tiny \ \tiny IN}$ =V $_{\tiny \ \tiny \ \tiny \ \tiny \ \tiny \ \tiny \ }$ , OE , SIN, CLK | -         | -             | 1                           | μΑ   |
| Low level logic input current   | I 11.               | 3       | $V_{\text{\tiny IN}}$ =GND, LE, SIN, CLK                                                          | -         | -             | -1                          | μΑ   |
|                                 | I DD1               | 4       | Rext=not connected, OUT off                                                                       | -         | 2.5           | 5.0                         | mA   |
|                                 | I DD2               | 4       | Rext=1.24K $\Omega$ , OUT off                                                                     | -         | 4.5           | 7.0                         | mA   |
| Power supply current            | I DD3               | 4       | Rext= $620\Omega$ , OUT off                                                                       | -         | 6.0           | 9.0                         | mA   |
|                                 | I DD4               | 4       | Rext=1.24K $\Omega$ , OUT on                                                                      | -         | 5.2           | 8.5                         | mA   |
|                                 | I DDS               | 4       | Rext= $620\Omega$ , OUT on                                                                        | -         | 6.5           | 9.5                         | mA   |
|                                 |                     | _       | $V_{\ \tiny DD}$ =5.0V, V $_{\tiny O}$ =1.0V,                                                     |           |               |                             |      |
| Constant current output         | I or                | 5       | $R_{\rm EXT}\!=\!1.23k\Omega$                                                                     | -         | 15            | -                           | mA   |
|                                 |                     | 5       | $V_{\ \tiny DD}$ =5.0V, V $_{\tiny O}$ =1.0V,                                                     |           | 30            |                             |      |
|                                 | I 02                | 3       | $R_{\rm ext}\!=\!\!615\Omega$                                                                     | -         | 30            | -                           | mA   |
|                                 |                     |         | $V_{\ \tiny DD}$ =5.0V, V $_{\tiny O}$ =1.0V,                                                     |           |               |                             |      |
| Constant current error          | $\Delta I$ o        | 5       | $R_{\text{ext}} = 1.23 k\Omega$ ,                                                                 | -         | ±0.27 ±0.46   |                             | mA   |

| Constant current power supp   | lyvo <b>WaYg</b> o⊲regul | atiofin | $\begin{aligned} & \text{OUT0} \sim \text{OUT15} \\ & \text{V}_{\text{BD}} = & 4.5 \sim 5.5 \text{V}, \text{ V}_{\text{O}} = & 1.0 \text{V}, \\ & \text{R}_{\text{EXT}} = & 1.24 \text{k}\Omega, \end{aligned}$ | _   | ±0.2 | _   | %/V       |
|-------------------------------|--------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-----------|
|                               |                          |         | OUT0 $\sim$ OUT15 $V_{DD} = 5.0V, V_{\odot} = 1.0 \sim 3.0V,$                                                                                                                                                   |     |      |     |           |
| Constant current output volta | nge r€⁄gMation           | 5       | $R_{\rm ext} = 1.24 k \Omega,$                                                                                                                                                                                  | -   | ±0.1 |     | %/V       |
|                               |                          |         | OUT0 ~ OUT15                                                                                                                                                                                                    |     |      |     |           |
| Pull-up resistor              | R up                     | 3       | OE                                                                                                                                                                                                              | 250 | 500  | 800 | $k\Omega$ |
| Pull-down resistor            | $R_{\rm \ DOWN}$         | 2       | LE                                                                                                                                                                                                              | 250 | 500  | 800 | $k\Omega$ |
|                               |                          |         |                                                                                                                                                                                                                 |     |      |     |           |
|                               |                          |         |                                                                                                                                                                                                                 |     |      |     |           |

www.chiponeic.com V1.1 Nov 2016

- 8 -

# Page 9

ICN2037 16-channel constant current double buffer output LED driver chip

Switching characteristics (T.=25°C, V DD=5.0V, if not otherwise specified)

| chara          | cteristic | symbol  | test<br>Circuit | Test Conditions            | most<br>small<br>value | Code<br>type<br>value | most<br>Big<br>value | single<br>Bit |
|----------------|-----------|---------|-----------------|----------------------------|------------------------|-----------------------|----------------------|---------------|
|                | OE - OUTO | t plats | 6               | LE=H                       | -                      | 32                    | 36                   |               |
| transmission   | OE - OUT1 | t pHL3  | 6               | LE=H                       | -                      | 45                    | 49                   | ns            |
| delay CLK-SOUT | t pem.    | 6       | -               | -                          | 32                     | 35                    |                      |               |
| Output rise ti | me        | t or    | 6               | 10~90% of voltage waveform | -                      | 30                    | 35                   | ns            |
| Fall time of o | utput     | t of    | 6               | 90~10% of voltage waveform | -                      | 45                    | 50                   | ns            |

# Test circuit

Test circuit 1: high-level logic input voltage/low-level logic input voltage

www.chiponeic.com V1.1 Nov 2016

| Test circuit 2: High-level logic input current/pull-down resistance                                                                                 |                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
| Test circuit 3: low-level logic input current/pull-up resistor                                                                                      |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
| Test circuit 4: power supply current                                                                                                                |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
|                                                                                                                                                     |                                                                                     |
| www.chiponeic.com                                                                                                                                   | VII.V 2016                                                                          |
| -10-                                                                                                                                                | V1.1 Nov 2016                                                                       |
| _                                                                                                                                                   |                                                                                     |
| 11                                                                                                                                                  |                                                                                     |
|                                                                                                                                                     | $ICN 2037 \ {\it 16-channel constant current double buffer output LED driver chip}$ |
| Test circuit 5: Constant current output/output OFF leakage current/constant curren  Constant current power supply voltage regulation/constant curre |                                                                                     |
|                                                                                                                                                     |                                                                                     |

Page



www.chiponeic.com

V1.1 Nov 2016

-11-

Page 12

 $ICN 2037 \ \ \hbox{16-channel constant current double buffer output LED driver chip}$ 

Timing diagram

1. CLK, SIN, SOUT

t wclk

2. CLK, SIN, LE, OE, OUT0

www.chiponeic.com V1.1 Nov 2016

Page 13

ICN2037 16-channel constant current double buffer output LED driver chip

# Application information

ICN2037 uses precise current drive control technology, and the current difference between different chips is extremely small between different channels of the same chip.

- 1) The current difference between channels is  $<\pm3.0\%$ , and the current difference between chips is  $<\pm2.5\%$ .
- 2) It has current output characteristics that are not affected by the load terminal voltage, as shown in the figure below. The output current will not change with the change of the LED forward voltage V F

## Constant current output setting

ICN2037 adjusts the output current (Iout) through an external resistor Rext. The calculation formula is:

 $V_{R-EXT} = 1.232V;$   $Iout=(V_{R-EXT}/Rext)*15$ 

www.chiponeic.com V1.1 Nov 2016

-13-

Package size

SSOP24-P-150-0.635

www.chiponeic.com V1.1 Nov 2016

-14-

Page 15

 $ICN2037\,$  16-channel constant current double buffer output LED driver chip

# Product order information

## statement:

Beijing Jichuang Northern Technology Co., Ltd. reserves the right to change the manual without notice!

Any semiconductor product has a certain possibility of failure or failure under certain conditions, and the user is responsible for complying with it when using Chipone products for system design and machine manufacturing Safety standards and take safety measures to avoid potential failure risks and possible personal injury or property damage!

Jizhi Chuangxin, our company will wholeheartedly provide customers with better products!

www.chiponeic.com V1.1 Nov 2016