



# SISTEME CU CIRCUITE INTEGRATE DIGITALE Proiect automat secvential

Proiect realizat de: Achiriloaei Ioana-Isabela

Seria: A

Grupa: 2123

Indrumator: Asistent universitar Ing.Bianca Bota

## CERINTE:

Sa se proiecteze un automat secvențial corespunzător cu diagrama de stări din figura de mai jos.



- 1. Proiectarea circuitului utilizând multiplexoare 2:1 și numărător 74163.
- 2. Descrierea structurală al automatului.
- 3. Descrierea comportamentală al automatului.
- 4. Modul de verificare, in care sunt generate semnale de control astfel încât automatul sa parcurgă toate stările posibile din diagramă.

# Proiectarea circuitului:

Pentru a proiecta circuitul se va completa un tabel de adevar corespunzator automatului unde trecem valorile starilor urmatoare in funcție de starea curenta și de semnalele de control. Rezultatele sunt trecute in tabelul de mai jos.

| QC | QB | QA | ACTIUNE         | Ld        | Pt | С | В | A |
|----|----|----|-----------------|-----------|----|---|---|---|
| 0  | 0  | 0  | numara          | 1         | 1  | X | X | X |
| 0  | 0  | 1  | incarca         | 0         | X  | 0 | 1 | 1 |
| 0  | 1  | 0  | incarca         | 0         | X  | 0 | 0 | 0 |
| 0  | 1  | 1  | numara          | 1         | X  | X | X | X |
| 1  | 0  | 0  | incarca         | 0         | X  | 1 | 1 | 0 |
| 1  | 0  | 1  | incarca         | 0         | X  | 0 | 0 | 0 |
| 1  | 1  | 0  | incarca+numara  | a         | 1  | 0 | 0 | 1 |
| 1  | 1  | 1  | mentine+incarca | $\bar{b}$ | 0  | 0 | 0 | 0 |

Cu ajutorul valorilor obtinute in tabelul de mai sus, putem completa schema logica realizata din numaratorul 74163 si cele 11 muxuri 2:1



# Descrierea structurala al automatului:

# cnt\_3bit:

34

35 :

37

38

```
3 :
        library IEEE;
       use IEEE.STD LOGIC 1164.ALL;
5
       use IEEE.std logic signed.all;
 6
7
      entity cnt3bit is
8
         Port ( ck : in STD LOGIC;
             Pt : in STD LOGIC;
9
10
                Ld : in STD LOGIC;
11
                 R : in STD LOGIC;
12
                 D : in STD_LOGIC_VECTOR( 2 downto 0);
                 Q : out STD LOGIC VECTOR(2 downto 0)
13
14
                 );
15
16 end cnt3bit;
17
18 :
      architecture Behavioral of cnt3bit is
19
       signal stare : STD LOGIC VECTOR(2 downto 0);
20
       begin
   O Q <= stare;
21
22
       cnt3bit: process (ck)
23
       begin
24 O if R = '0' then stare <= "000";
25 O elsif rising edge(ck) then
         elsif rising edge(ck) then
26
             if Ld='0' then
27 0
                  stare <= D;
28 :
              else
29 : 0
                   if Pt='0' then
30 O
                     stare <= stare;
31
                   else
32 O
                     stare <= stare+1;
33
                   end if;
```

end if;

--end if;

end if;

end process; end Behavioral; mux 2:1 inversor:

```
2 | library IEEE;
    use IEEE.STD LOGIC 1164.ALL;
                                                   22 library IEEE;
4
                                                   23 | use IEEE.STD LOGIC 1164.ALL;
  entity mux_2 is
5
                                                   24
     Port ( A : in STD_LOGIC;
 6
                                                  25 🖨 entity invs is
      I : in STD LOGIC VECTOR(0 to 1);
Y : out STD_LOGIC);
8
                                                   26     Port ( x : in STD LOGIC;
9
  end mux_2;
                                                          f : out STD LOGIC);
                                                   27
10 :
                                                   28 | end invs;
11 architecture Behavioral of mux_2 is
                                                   29
12
13 begin
                                                   30 architecture Behavioral of invs is
14 | mux2: process (A, I)
                                                   31
15 begin
                                                  32 🖨 begin
     case A is
16
                                                   33 | f<= not x;
        when '0' => Y \le I(0);
         when '1' => Y <= I(1);
                                                  34
        when others => Y <= 'X';
19 🖨 when 20 ¦ end case;
                                                   35 | end Behavioral;
21 | end process;
22
23 | end Behavioral;
```

#### interconectare:

```
use IEEE.STD LOGIC 1164.ALL;
        entity interconectare is
         Port ( ck : in STD LOGIC;
                 R : in STD LOGIC;
10
                   a : in STD LOGIC;
11
                  b : in STD LOGIC;
12
                   Q : out STD LOGIC VECTOR (2 downto 0));
       end interconectare;
14
15
        architecture Behavioral of interconectare is
16
        component cnt3bit is
17
           Port ( ck : in STD_LOGIC;
18
                  Pt : in STD LOGIC;
19 :
                  Ld : in STD LOGIC;
                  R : in STD_LOGIC;
20
21
                   D : in STD LOGIC VECTOR( 2 downto 0);
                  Q : out STD_LOGIC_VECTOR(2 downto 0)
23
                   );
       end component;
component mux_2 is
25
26
         Port ( A : in STD LOGIC;
28
                 I : in STD LOGIC VECTOR(0 to 1);
                  Y : out STD LOGIC);
```

```
30
         end component;
31
32
         component invs is
33
          Port ( x : in STD LOGIC;
34
                   f : out STD LOGIC);
35
         end component;
36
37
         signal Qa,Qb,Qc,Pt,Ld,Qan,Qbn,bn,an,n1,n2,n3,n4,n5,n6,n7,n8,n9 : std logic;
38
         begin
     O Q<=Qc&Qb&Qa;
39
     O Qan<=not Qa;
40
     O Qbn<=not Qb;
41
42
     O an<=not a;
   O bn<=not b;
43
44
45
         ul: cnt3bit port map(
                           ck=>ck,
47
                           R=>R,
48
                           Ld=>Ld,
49
                           Pt=>Pt.
50
                           D(0) => n2,
51
                           D(1) => Qbn,
52
                           D(2) => n1,
53
                           Q(0) => Qa
54
                              Q(1) => Qb,
55
                              Q(2) => Qc
56
57
          );
58
          u2: mux 2 port map (
               I(0)=>'0',
60
                I(1) = > n7,
61
                A=>Qc,
62
                Y=>n1
63
          );
64
          u3: mux_2 port map(
               I(0)=>Qan,
65
66
                I(1)=>'0',
67
                A=>Qb,
68
                Y=>n7
69
          );
70
          u4: mux_2 port map(
71
                I(0) => Qa
72
                I(1) => n9,
73
                A=>Qc,
74
                Y=>n8
75
          );
76
          u5: mux_2 port map(
77
                I(0)=>'1',
```

```
78
                I(1)=>'0',
 79
                A=>Qb,
 80
                Y=>n9
 81
          );
 82
          u6: mux_2 port map(
 83
 84
                I(0) => Qa
 85
                I(1) => n3,
                A=>Qc,
 86
 87
                Y=>n2
 88
 89
          );
 90
          u7 :mux 2 port map(
 91
                I(0)=>'0',
 92
                I(1) => Qan,
 93
                A=>Qb,
 94
                Y=>n3
 95
          );
 96
 97
          u8:mux_2 port map(
 98
               I(0)=>'1',
 99
                I(1) => Qan,
100
               A=>Qc,
101
                Y=>Pt
102
          );
103
          u9:mux_2 port map(
104
              I(0) = > n4,
105
               I(1) = > n5,
106
               A=>Qc
107
               Y=>Ld
108
          );
109
          ul0:mux 2 port map(
110
              I(0) => Qan,
111
              I(1) => Qa
112
               A=>Qb,
113
               Y=>n4
114
          );
          ull:mux 2 port map(
115 ;
116
               I(0)=>'0',
117
               I(1)=>n6,
118
               A=>Qb,
119
               Y=>n5
120
121
          ul2:mux_2 port map(
122
              I(0) = >a,
123
               I(1) =>bn,
124
               A=>Qa,
125
               Y=>n6
126
          );
127
          end Behavioral;
```

# Descrierea comportamentala al automatului:

Automat\_ref are scopul de a descrie comportamentul circuitului, iar la final acest semnal trebuie sa fie identic cu semnalul automatului proiectat.

### automat\_ref:

```
use IEEE.STD LOGIC 1164.ALL;
 7
          entity automat ref is
 9
          Port ( ck : in STD LOGIC;
                   R : in STD LOGIC;
10 :
11
                    a : in STD LOGIC;
12
                    b : in STD LOGIC;
13
                    Q ref : out std logic vector(2 downto 0));
15
16 :
        architecture Behavioral of automat ref is
17
         'signal current_state, next_state: std logic vector(2 downto 0);
18
         begin
19
         registrare:
begin

if R = '0' then

current_state <= "000";

elsif rising_edge(ck) then

current_state
        process (ck)
            current_state <= "000";
                     current state <= next state;
26
                end if;
27
             end process;
28
        selectie:
29 process (current_state, a, b)
```

```
30 :
       begin
     O case current_state is
31
     when "000" => next_state <= "001";</pre>
32
    when "001" => next_state <= "011";</pre>
33 !
    when "011" => next state <= "100";</pre>
34
     when "100" => next_state <= "110";</pre>
35
     O when "110" => if a ='1' then
36
37
                      next_state <= "111";
38
                      else
    0
39
                      next_state <="001";
40
                      end if;
        when "111" => if b='1' then
41
42
                       next_state <= "000";
43
                       else
    0
44
                       next state <= "111";
45
                       end if;
46
     when "010" => next_state <= "000";</pre>
47
     when "101" => next_state <= "000";</pre>
50
51
        end case;
52
         end process;
53 O Q_ref <= current_state;
       end Behavioral;
```

#### testbench:

```
library IEEE;
         use IEEE.STD LOGIC 1164.ALL;
5
 6
        entity test_bench is
         -- Port ();
8
        end test bench;
10
11
         'architecture Behavioral of test_bench is
12
13 :
         component interconectare is
14
           Port ( ck : in STD LOGIC;
15
                    R : in STD LOGIC;
16
                    a : in STD LOGIC;
17
                   b : in STD LOGIC;
18
                    Q : out STD LOGIC VECTOR (2 downto 0));
19
         end component;
20
21
         component automat_ref is
22
            Port ( ck : in STD LOGIC;
23
                  R : in STD LOGIC;
                   a : in STD LOGIC;
24
25
                   b : in STD LOGIC;
                   Q_ref : out std_logic_vector(2 downto 0));
```

```
end component;
28
29
30
        signal ck, R, a, b : std logic;
        signal Q, Q_ref : std logic vector(2 downto 0);
31
32
33
34
        begin
35
36
        gen R: process
37
        begin
   R <= '0';
38
   0
          wait for 5 ns;
39
   0
40
          R <= '1';
41
        wait for 10000 ns;
42
        end process;
43
44
        gen_a: process
45
        begin
46
47
          a <= '0';
            wait for 50 ns;
48
   0
49
             a <= '1';
        wait for 50 ns;
51 .
52
        end process;
53
54
        gen_b: process
55
        begin
56
    0
57
          b <= '0';
    0
58
          wait for 70 ns;
59
          b <= '1';
          wait for 70 ns;
60
61
62
        end process;
63
64
        gen_ck: process
65
        begin
66 ! O
          ck <= '0';
    0
          wait for 2ns;
    0
          ck <= '1';
    0
69
           wait for 2ns;
70
        end process;
```

```
71
72
          automatl: interconectare port map(ck=>ck, a=>a, b=>b, Q=>Q, R => R);
73
          automat2: automat ref port map(ck=>ck, a=>a, b=>b, Q ref=>Q ref, R => R);
74
75
76
           verificare: process (Q)
77
           begin
78
           if Q /= q_ref then
79
           report "Rezultat diferit";
80
           end if:
81
           end process;
82
83
          end Behavioral;
```

# Modul de verificare:



Dupa cum reiese si din diagrama ilustrata mai sus, cele doua automate sunt identice fiind parcurse toate starile.

Cand a=0 si b=0, pornesc din starea "000" dupa care numar pana in "001", apoi automatul incarca "011" care ulterior va numara starea "100" si va incarca "110", pe acest front a este in continuare 0, deci va merge in starea "001" care se va repeta pana cand a devine '1' si va trece in starea "111" unde aceasta stare va fi mentinuta cat timp b este '0', in momentul in care b va deveni '1', atunci automatul va trece in starea "000" unde automatul va parcurge starile din nou.