### Future of dynamic random-access memory as main memory





High resolution depth Profiling using Medium Energy Ion Scattering View project



# Future of dynamic random-access memory as main memory

#### Seong Keun Kim and Mihaela Popovici

Dynamic random-access memory (DRAM) is the main memory in most current computers. The excellent scalability of DRAM has significantly contributed to the development of modern computers. However, DRAM technology now faces critical challenges associated with further scaling toward the ~10-nm technology node. This scaling will likely end soon because of the inherent limitations of charge-based memory. Much effort has been dedicated to delaying this. Novel cell architectures have been designed to reduce the cell area, and new materials and process technologies have been extensively investigated, especially for dielectrics and electrodes related to charge storage. In this article, the current issues, recent progress in and the future of DRAM materials, and fabrication technologies are discussed.

#### Introduction

Dynamic random-access memory (DRAM) has served as the main memory in modern computers since it was introduced by Intel Corporation in 1972. DRAM is widely used in modern computers owing to characteristics such high-speed operation, large integration density, and excellent reliability.

A DRAM cell has a simple structure comprising one capacitor (1C) connected by one transistor (1T) (1T-1C) to the bit line (the line through which information is written to/read from the memory cell) (**Figure 1**a). The access transistor is connected to the word line and acts as a switch. The capacitor stores each bit of data as a negative or positive electrical charge. The memory state is read by sensing the stored charge on the capacitor via the bit line, which is set to  $V_{\rm cc}/2$ , ( $V_{\rm cc}$ : operating voltage of the chip) with the transistor closed. When the access transistor is on, the stored charge carriers flow into the bit line, which changes its potential. This voltage change is detected and amplified by the sense amplifier connected to the bit line.

During the past several decades, exponential growth in the number of memory cells per chip has occurred. Perpetual memory cell scaling has been the major strategy for realizing rapid increases in memory density. DRAM is amenable to scaling because of its simple structure, and scaling of DRAM down to a ~100-nm technology node (specific manufacturing process and its design rule) is easily achieved with traditional

materials such as Si-based dielectrics ( $SiO_2$  and  $SiN_x$ ) and electrodes (poly-Si). This excellent scalability of DRAM has led to its long-lasting success. Today, much effort is devoted to accelerating the scaling of DRAM cells further to the ~10-nm technology node<sup>2</sup> (Figure 1b).

DRAM is a charge-based RAM that requires a certain cell capacitance value (~10 fF/cell) to secure the minimum voltage difference detectable by the sense amplifier, regardless of cell size. The ever-shrinking dimension of the capacitor in DRAM cells will eventually result in failure to meet this cell capacitance requirement. Hence, advancing capacitor technology is essential for continued scaling of DRAM. The scaling of the DRAM cells also raises problems in the access transistor. Without major innovations in structure, materials, and processing, scaling of DRAM will end soon.

#### Transistor technology in DRAM

Unlike the transistor in performance-oriented logic devices, the access transistor in DRAM requires a high ON/OFF current ratio (~108) to prevent substantial loss of the charges stored in the capacitor and to write the data within a short time (less than a few tens of a nanosecond). As the DRAM cell shrinks, obtaining sufficient data retention time becomes more challenging. The increase in the channel doping concentration with scaling of the feature size results in increased electrical field and junction leakage current. A simple and effective way

Seong Keun Kim, Center for Electronic Materials, Korea Institute of Science and Technology, South Korea; s.k.kim@kist.re.kr Mihaela Popovici, Semiconductor Technology and Systems Unit, IMEC, Belgium; mihaela.ioana.popovici@imec.be doi:10.1557/mrs.2018.95



**Figure 1.** (a) Structure of a 1-transistor-1-capacitor (1T-1C) dynamic random-access memory (DRAM) cell. (b) Timing of DRAM technology nodes reported in the International Technology Roadmap for Semiconductors (ITRS).

to overcome this detrimental short-channel effect is to increase the channel length. Three-dimensional (3D) structured transistors such as recess-channel-array transistors (RCATs) have been used to increase the effective channel length in this restricted dimension (**Figure 2a**).<sup>3</sup> Further increase in the channel length has been achieved by using modified RCAT structures such as sphere-shaped RCAT<sup>4</sup> and U-shaped RCAT<sup>5</sup> (Figure 2a). Below a technology node of ~50 nm, saddle-fin transistors, which combine fin-shaped field-effect transistor with a RCAT, have been utilized to obtain superior current-driving capability and sufficient data retention time.<sup>6,7</sup>

An 8 F<sup>2</sup> (where F is the minimum feature size) cell design architecture with a folded bit-line structure<sup>8</sup> has been traditionally used in DRAM because of reliable operations for the cell architecture. However, the demand for further scaling of

the DRAM cell (< ~80-nm technology node) has resulted in conversion from 8 F2 to 6 F2 cell design architecture with an open bit line, because the 6 F2 design provides a 25% improvement in DRAM cell area. However, the open bit-line architecture is vulnerable to array noise because of the high bit-line capacitance. A buried word line (Figure 2a), which is placed below the Si surface, is currently used to relieve this noise vulnerability.9 A new 4 F<sup>2</sup> cell architecture—the most compact cell structure (Figure 2b) with a vertical pillar transistor—has also been proposed to facilitate further DRAM cell scaling.10 The shift of cell architecture from 6 F2 to 4 F2 results in a 33% cell-area reduction. In the 4 F<sup>2</sup> cell design, the transistor and capacitor lie at every crosspoint of the word lines and bit lines. The

vertical pillar transistor is placed on the buried bit line and beneath the storage node (Figure 2b). This cell design is highly favorable to lower the bit-line capacitance, due to the distinct arrangement of the buried bit line, aside from the capacitor. However, transiting from 6 F<sup>2</sup> to 4 F<sup>2</sup> DRAM cell design is still challenging. For further scaling of DRAM cells, severe technological challenges such as the floating body effect of the channel in the vertical transistor (the channel in the vertical transistor is isolated from the Si substrate), structural vulnerability of the pillar channel, and high resistance of the bit line remain.

#### **Capacitor technology in DRAM**

For successful DRAM cell operation, the capacitor in the DRAM cell should meet two requirements—sufficient capaci-

tance (~10 fF/cell) and ultralow leakage current ( $J_{\rm g}$  <  $10^{-7}$  A/cm<sup>2</sup> at the operating voltage) irrespective of the cell size. The cell capacitance is expressed by:

$$C = \varepsilon_0 k \frac{A}{t_{\text{phys}}},\tag{1}$$

where C,  $\varepsilon_0$ , k, A, and  $t_{\rm phys}$  are the capacitance, vacuum permittivity, dielectric constant, effective capacitor area, and the physical thickness of the dielectric layer, respectively. Scaling of the DRAM cell has continuously reduced the area allocated to the capacitor in the cell, such that a 3D structured capacitor is used to obtain the necessary capacitance in the limited area, as shown in **Figure 3a.** <sup>11</sup> The aspect ratio of the capacitor has sharply increased and will reach ~100 shortly because of the aggressive scaling of DRAM. However, further increase in the aspect ratio is impossible because of the structural vulnerability of the storage node.



**Figure 2.** (a) Channel structure evolution of the cell transistor in dynamic random-access memory.<sup>4,5,7,9</sup> Transmission electron microscope (TEM) images of (i) RCAT, (ii) S-RCAT, and (iii) U-RCAT. (iv) (Middle) Schematic of a saddle-fin transistor with TEM cross-section images of the (left) *x*- and (right) *y*-axes of the transistor. (v) Cross-sectional image of a buried word line with a saddle-fin channel configuration. (b) (Upper) Layout of a 4 F<sup>2</sup> cell and (lower) schematic of a 4 F<sup>2</sup> cell with vertical pillar transistor.<sup>10</sup> Note: F, minimum feature size; RCAT, recess-channel-array transistor; S-RCAT, sphere-shaped RCAT; U-RCAT, U-shaped RCAT; D, drain; S, source; BL, bit line; CC, cell capacitor; WL, word line; VPT, vertical pillar transistor.



Figure 3. (a) Summary of dynamic random-access memory (DRAM) capacitor technology evolution. The summary of dynamic random-access memory (DRAM) capacitor technology evolution. The summary of the summary of dynamic random-access memory (DRAM) capacitor technology evolution. The summary of the summary of

Thinning of the dielectric layer is also not an eventual solution to acquire large capacitance as the electric field applied to the dielectric increases with decreasing  $t_{\rm phys}$ , which leads to a significant rise in the  $J_{\rm p}$ .

Therefore, a higher-k material must be used as the dielectric in the DRAM capacitor. The  $t_{\rm phys}$  value can be increased to some extent owing to the high-k value, reducing the effective electric field at the operating voltage. The figure of merit used by DRAM capacitor technology is the electrical performance of the dielectric material as compared to  ${\rm SiO}_2$ , known as the equivalent oxide thickness (EOT). The EOT of the dielectric is given by:

$$EOT = \frac{3.9 \times t_{\text{phys}}}{k},\tag{2}$$

where 3.9 is the dielectric constant of  $SiO_2$ . In the last decade, extensive investigations have focused on identifying high-k dielectrics in conjunction with specific metal electrodes to reduce the EOT value.<sup>11–20</sup>

DRAM capacitor technology is more seriously challenged than ever. Sub-20-nm DRAM technology nodes require a low EOT value of <0.5 nm, which is difficult to achieve. A significant challenge is the limit in  $t_{\rm phys}$  of the dielectric and electrode layers. For >40-nm technology nodes, the lateral size of the capacitor is incomparably larger than the  $t_{\rm phys}$  of the layers. This large technology node enables the use of cylindrical

capacitors to maximize the effective capacitor area. For sub-20-nm technology nodes, however, the cylindrical structure is no longer valid and pillar capacitors are utilized because of their small feature size (F < 20–40 nm) (Figure 3a). The  $t_{\rm phys}$  of the dielectric is stringently limited below ~5 nm, even in the pillar structure, because the sum of 2 ×  $t_{\rm phys}$ , width of the bottom electrode, and the thickness of the top electrode should not exceed 2 × F (Figure 3b). A new high-k material for future DRAM capacitors should achieve both ultralow  $J_{\rm g}$  (10<sup>-7</sup> A/cm<sup>2</sup> at the operating voltage) and a low EOT of <0.5 nm at a low thickness of <5 nm.

#### **Dielectrics in DRAM capacitors**

The dielectric layer should be conformally formed over the 3D capacitor structure. A better step coverage is necessary at a lower  $t_{\rm phys}$ , because the electric field at a thinner layer can be significantly influenced by even a tiny difference in the  $t_{\rm phys}$ . Atomic layer deposition (ALD), known to achieve exceptional step coverage, is appropriate for the growth of the dielectric layer over the 3D capacitor. In addition, ALD can grow high-quality films at a relatively low temperature. Consequently, the ALD technique has been extensively used

for studies on the dielectric in DRAM capacitors.

DRAM capacitor technology has relied on the ZrO<sub>2</sub> dielectric for a decade as it enabled attainment of the 25-nm technology node. The trilayer structure of tetragonal (or cubic ZrO<sub>2</sub> ( $k \approx 40$ ))/amorphous Al<sub>2</sub>O<sub>3</sub> ( $k \approx 9$ )/tetragonal (or cubic ZrO<sub>2</sub>), called ZAZ, in combination with TiN electrodes has replaced HfO<sub>2</sub> for the capacitors required for the  $\leq$ 45-nm technology node.<sup>21</sup> Nevertheless, it is generally agreed that a  $J_g$  of  $10^{-7}$  A/cm<sup>2</sup> at  $\pm 1$  V cannot be maintained with the ZAZ nanolaminate stack for a sub-20-nm technology node with smaller surface areas that involves reducing  $t_{\rm phys}$  of the dielectric.<sup>2</sup>

Robertson<sup>22</sup> showed that the k of oxides tends to vary inversely with the bandgap, which limits the choice of high-k oxides to several candidates comprising  $\mathrm{TiO_2}$  and  $\mathrm{SrTiO_3}$ . Their bandgap is rather small (3.2–3.3 eV); however, their k values are more than 100. Although the allowable cation nonstoichiometry range of bulk  $\mathrm{SrTiO_3}$  is narrow and offstoichiometric  $\mathrm{SrTiO_3}$  thin films usually show decreased k value, its perovskite structure could be maintained in a reasonable range of  $\mathrm{Sr:Ti}$  ratios around stoichiometric  $\mathrm{SrTiO_3}$ . Significant efforts have been devoted to the development of  $\mathrm{SrTiO_3}$  and  $\mathrm{TiO_2}$  12,13,18,34,35 by ALD. High-k values of  $\mathrm{SrTiO_3}$  while preserving low  $J_{\mathrm{g}}$  could be achieved by controlling the stoichiometry ( $\mathrm{Sr}$  enrichment) 16,17 or the grain size. 27,30

 $TiO_2$  crystallizes as anatase ( $k \approx 40$ ) or rutile ( $k \approx 80$ ) phases. Rutile, a high-temperature phase,<sup>36</sup> is incompatible

with the thermal budget required in the DRAM fabrication process (<600°C). However, when grown on RuO<sub>2</sub> conductive oxide, rutile TiO<sub>2</sub> phase with similar lattice parameters crystallizes at deposition temperatures (i.e., 250°C) owing to the template effect displayed by the substrate,  $^{12,13,37,38}$  thus reducing both the EOT and  $J_{\rm g}$ .  $^{12,15,34}$  Nevertheless, the scalability of  $t_{\rm phys}$  is limited to 10–12 nm. Doping TiO<sub>2</sub> with Al<sup>11,39–42</sup> could further reduce  $J_{\rm g}$ , leading to further reduction in  $t_{\rm phys}$  to  $\sim$ 7 nm.  $^{39,41}$ 

A doping approach could also be considered for other dielectrics (e.g.,  $HfO_2$  and  $ZrO_2$ ). Dopants with lower electronegativities and larger ionic radii than those corresponding to the host oxide led to higher-k and a reduction of  $J_g$  for  $HfO_2^{43-45}$  and  $ZrO_2^{46,47}$  Higher symmetry phases are formed via doping (such as tetragonal or cubic) leading to larger k, while the lower  $J_g$  was attributed to the shift of the charge states of the oxygen vacancies into the conduction bands.<sup>47</sup>

As previously described, continued downscaling of DRAM technology toward the sub-20-nm technology node will require a low  $t_{\rm phys}$  of  $\leq 5$  nm. At such a low thickness, other characteristics of the capacitors become important, including electrode and dielectric surface roughness, lattice mismatch, and chemical compatibility of electrode/dielectric. A summary of the lowest  $EOT-J_{\rm g}-t_{\rm phys}$  at  $\pm 1$  V for ALD dielectrics is given in Figure 3c. <sup>17,20,41,48–51</sup> This shows that the nanolaminates' approach combining a high bandgap with a high-k dielectric leads to the lowest  $J_{\rm g}$  when thinning the dielectric. However, for  $t_{\rm phys} \leq 5$  nm, the nanolaminate approach is less likely to be an option because of intermixing of the layers under the thermal budget applied to the capacitor.

Comprehensive *ab initio* calculations of the bandgap and  $k^{52}$  (namely the generalized gradient approximation for bandgap and local density approximation for k) showed that cubic BeO can display the highest-k (~300) and bandgap values (>9 eV). However, the cubic rock-salt structure of BeO is a high-pressure phase; therefore, stabilization under ambient conditions is required. Efforts are being devoted to depositing a high-bandgap BeO by ALD;<sup>53</sup> however, no high-k material has yet been achieved.

#### **Electrodes in DRAM capacitor**

Further reduction in  $J_{\rm g}$  can also be attained by electrode engineering. The electrode in a DRAM capacitor should have a high work function and a sharp interface between the electrode and dielectric for better dielectric performance. TiN, grown by ALD using TiCl<sub>4</sub> and NH<sub>3</sub>, currently functions as the electrode in DRAM capacitors. However, the work function of TiN is insufficient to suppress  $J_{\rm g}$  at the thin dielectric thickness required in the ~10-nm technology node. Therefore, much effort has also been devoted to developing new electrodes, including noble metal and conducting oxide electrodes. Among noble metals, ruthenium (Ru) is considered the most promising for DRAM capacitor electrodes. Ru is favorable for suppressing  $J_{\rm g}$  because of its

relatively high work function (~4.8 eV), and the ease with which Ru can be dry etched is also advantageous for patterning the electrodes. The use of Ru as the electrode has shown possibilities of lowering  $J_{\rm g}$ . <sup>54–56</sup> Forming a continuous and smooth Ru layer on oxides at a low Ru thickness of <5 nm is difficult because of its high surface energy. Morphological issues such as blisters, which often occur on ALD Ru on oxides, must also be addressed for electrode application of Ru. <sup>57</sup>

Conducting oxides such as  $RuO_2$  and  $SrRuO_3$  have also attracted attention as potential electrodes. The work function of  $RuO_2$  and  $SrRuO_3$  is even higher than that of Ru, which is favorable for low  $J_g$ . In particular, the structural coherency with promising high-k materials (e.g., rutile  $TiO_2/RuO_2^{13,58,59}$  and  $SrTiO_3/SrRuO_3^{60,61}$ ) provides concurrent decreases in EOT and  $J_g$ . However, these conducting oxides have not yet been practically used in DRAM capacitors. Those Ru-containing oxides are easily reduced during the back-end process, because of the weak bonding between ruthenium and oxygen. Ta-doped  $SnO_2$  has recently been suggested as a reduction-resistant oxide electrode for DRAM capacitors. Capacitors composed of rutile  $TiO_2/Ta$ -doped  $SnO_2$  stack showed both excellent dielectric properties and thermal stability in experiments.

#### **Summary and outlook**

DRAM is the representative memory used in modern computers, but it appears to be facing serious challenges for further scaling toward the ~10-nm technology node. Much effort has been dedicated to prolonging its scaling. Structural modification of cell transistors has been attempted to suppress  $J_{g}$  and lower the bit-line capacitance. Transition of the cell architecture to 4 F2 has also been suggested for further DRAM scaling. To satisfy the stringent requirements of capacitors in ~10-nm technology nodes, new higher-k dielectrics and electrodes have been extensively investigated. Although high-k oxides such as TiO<sub>2</sub> and SrTiO<sub>3</sub> show potential for further scaling of DRAM, their large  $J_{\rm g}$  has to be resolved at a low thickness of <5 nm. A new dielectric material with both large bandgap (over  $\sim$ 5 eV) and large k (>50) should be designed for the ~10-nm technology node. Otherwise, downscaling of DRAM might end at approximately the 15-nm technology node.

Although the scaling of DRAM will eventually end, DRAM might maintain its status as the main memory for a long time. The market for infrastructure such as servers, storage, and networking continues to grow rapidly. Bandwidth is the major challenge of DRAM for those applications. Although die stacking with conventional wire bonding has limited data-transfer rates, the emergence of high-bandwidth memory (HBM) through-silicon-via technology shows great promise with much improved data rates and reduced power consumption. Die stacking of DRAM in the form of HBM could be the future of this long-standing main memory, following the end of DRAM scaling.

#### **Acknowledgments**

S.K.K. acknowledges support from the Future Semiconductor Device Technology Development Program (10047231) funded by the Ministry of Trade, Industry & Energy of South Korea and the Korea Semiconductor Research Consortium, and from the National Research Foundation of Korea Grant funded by the Korean government (NRF-2018R1A2B2007525).

#### References

- 1. C.S. Hwang, Adv. Electron. Mater. 1, 1400056 (2015).
- 2. International Technology Roadmap for Semiconductors (2013), http://www.itrs2.net
- 3. J.Y. Kim, C.S. Lee, S.E. Kim, I.B. Chung, Y.M. Choi, B.J. Park, J.W. Lee, D.I. Kim, Y.S. Hwang, D.S. Hwang, H.K. Hwang, J.M. Park, D.H. Kim, N.J. Kang, M.H. Cho, M.Y. Jeong, H.J. Kim, J.N. Han, S.Y. Kim, B.Y. Nam, H.S. Park, S.H. Chung, J.H. Lee, J.S. Park, H.S. Kim, Y.J. Park, K. Kim, *Symp. VLSI Technol. Dig. Tech. Pap.* (2003), p. 11.
- 4. J.V. Kim, H.J. Oh, D.S. Woo, Y.S. Lee, D.H. Kim, S.E. Kim, G.W. Ha, H.J. Kim, N.J. Kang, J.M. Park, Y.S. Hwang, D.I. Kim, B.J. Park, M. Huh, B.H. Lee, S.B. Kim, M.H. Cho, M.Y. Jung, Y.I. Kim, C. Jin, D.W. Shin, M.S. Shim, C.S. Lee, W.S. Lee, J.C. Park, G.Y. Jin, Y.J. Park, K. Kim, *Symp. VLSI Technol. Dig. Tech. Pap.* (2005), p. 34.
- 5. C. Lee, J.C. Park, S.H. Park, S.S. Lee, S.D. Hong, I.G. Kim, Y.J. Choi, T.W. Lee, G.Y. Jin, K. Kim, *International Conference on Solid State Devices and Materials* (Tsukuba, Japan, 2007), p. 228.
- 6. K.-H. Park, K.-R. Han, J.-H. Lee, IEEE Electron Device Lett. 26, 690 (2005).
- 7. C.M. Yang, C.K. Wei, Y.J. Chang, T.C. Wu, H.P. Chen, C.S. Lai, *IEEE Trans. Device Mater. Reliab.* **16**, 685 (2016).
- 8. C.S. Hwang, S.K. Kim, S.W. Lee, in *Atomic Layer Deposition for Semiconductors*, C.S. Hwang, Ed. (Springer, Boston, 2014), chap. 4.
- 9. T. Schloesser, F. Jakubowski, J.V. Kluge, A. Graham, S. Slesazeck, M. Popp, P. Baars, K. Muemmler, P. Moll, K. Wilson, A. Buerke, D. Koehler, J. Radecker, E. Erben, U. Zimmermann, T. Vorrath, B. Fischer, G. Aichmayr, R. Agaiby, W. Pamler, T. Schster, W. Bergner, W. Mueller, *Proc. IEEE Int. Electron Dev. Mtg. (IEDM)* (San Francisco, CA, 2008), p. 1.
- 10. H. Chung, H. Kim, H. Kim, K. Kim, S. Kim, K.W. Song, J. Kim, Y.C. Oh, Y. Hwang, H. Hong, G.Y. Jin, C. Chung, *Proc. Eur. Solid-State Dev. Res. Conf. (ESSDERC)* (IEEE, Helsinki, Finland, 2011), p. 211.
- 11. S.K. Kim, S.W. Lee, J.H. Han, B. Lee, S. Han, C.S. Hwang, *Adv. Funct. Mater.* **20**, 2989 (2010).
- 12. S.K. Kim, W.D. Kim, K.M. Kim, C.S. Hwang, J. Jeong, *Appl. Phys. Lett.* **85**, 4112 (2004).
- 13. K. Fröhlich, J. Aarik, M. Ťapajna, A. Rosová, A. Aidla, E. Dobročka, K. Hušková, *J. Vac. Sci. Technol. B* **27**, 266 (2009).
- 14. N. Menou, M. Popovici, S. Clima, K. Opsomer, W. Polspoel, B. Kaczer, G. Rampelberg, K. Tomida, M.A. Pawlak, C. Detavernier, D. Pierreux, J. Swerts, J.W. Maes, D. Manger, M. Badylevich, V. Afanasiev, T. Conard, P. Favia, H. Bender, B. Brijs, W. Vandervorst, S.V. Elshocht, G. Pourtois, D.J. Wouters, S. Biesemans, J.A. Kittl, *J. Appl. Phys.* **106**, 094101 (2009).
- 15. M. Popovici, M.-S. Kim, K. Tomida, J. Swerts, H. Tielens, A. Moussa, O. Richard, H. Bender, A. Franquet, T. Conard, L. Altimime, S.V. Elshocht, J.A. Kittl, *Microelectron. Eng.* 88, 1517 (2011).
- 16. M.A. Pawlak, J. Swerts, M. Popovici, B. Kaczer, M.-S. Kim, W.-C. Wang, K. Tomida, B. Govoreanu, J. Delmotte, V.V. Afanas'ev, M. Schaekers, W. Vandervorst, J.A. Kittl, *Appl. Phys. Lett.* **101**, 042901 (2012).
- 17. J. Swerts, M. Popovici, B. Kaczer, M. Aoulaiche, A. Redolfi, S. Clima, C. Caillat, W.C. Wang, V.V. Afanas'ev, N. Jourdan, C. Olk, H. Hody, S.V. Elshocht, M. Jurczak, *IEEE Electron Device Lett.* **35**, 753 (2014).
- 18. S.K. Kim, K.M. Kim, D.S. Jeong, W. Jeon, K.J. Yoon, C.S. Hwang, *J. Mater. Res.* 28, 313 (2013).
- 19. K.H. Kuesters, M.F. Beug, U. Schroeder, N. Nagel, U. Bewersdorff, G. Dallmann, S. Jakschik, R. Knoefler, S. Kudelka, C. Ludwig, D. Manger, W. Mueller, A. Tilke, *Adv. Eng. Mater.* **11**, 241 (2009).
- 20. S. Knebel, M. Pešić, K. Cho, J. Chang, H. Lim, N. Kolomiiets, V.V. Afanas'ev, U. Muehle, U. Schroeder, T. Mikolajick, *J. Appl. Phys.* **117**, 224102 (2015).
- 21. D.S. Kil, H.S. Song, K.J. Lee, K. Hong, J.H. Kim, K.S. Park, S.J. Yeom, J.Ś. Roh, N.J. Kwak, H.C. Sohn, J.W. Kim, S.W. Park, *Symp. VLSI Technol. Dig. Tech. Pap.* (2006), p. 38.
- 22. J. Robertson, Eur. Phys. J. Appl. Phys. 28, 265 (2004).
- 23. M. Popovici, S. Van Elshocht, N. Menou, J. Swerts, D. Pierreux, A. Delabie, B. Brijs, T. Conard, K. Opsomer, J.W. Maes, D.J. Wouters, J.A. Kittl, *J. Electrochem. Soc.* **157**, G1 (2010).
- 24. D.S. Kil, J.M. Lee, J.S. Roh, *Chem. Vap. Depos.* **8**, 195 (2002).

- 25. A. Kosola, M. Putkonen, L.-S. Johansson, L. Niinistö, *Appl. Surf. Sci.* **211**, 102 (2003).
- 26. O.S. Kwon, S.K. Kim, M. Cho, C.S. Hwang, J. Jeong, *J. Electrochem. Soc.* **152**, C229 (2005).
- 27. O.S. Kwon, S.W. Lee, J.H. Han, C.S. Hwang, *J. Electrochem. Soc.* **154**, G127 (2007)
- 28. W. Lee, J.H. Han, W. Jeon, Y.W. Yoo, S.W. Lee, S.K. Kim, C.H. Ko, C. Lansalot-Matras, C.S. Hwang, *Chem. Mater.* **25**, 953 (2013).
- 29. V.V. Longo, N.M. Leick, F.F. Roozeboom, W.É. Kessels, *ECS J. Solid State Sci. Technol.* 2, N15 (2013).
- 30. M. Popovici, B. Kaczer, V.V. Afanas'ev, G. Sereni, L. Larcher, A. Redolfi, S.V. Elshocht, M. Jurczak, *Phys. Status Solidi Rapid Res. Lett.* **10**, 420 (2016). 31. S.W. Lee, J.H. Han, S. Han, W. Lee, J.H. Jang, M. Seo, S.K. Kim, C. Dussarrat,
- J. Gatineau, Y.-S. Min, C.S. Hwang, *Chem. Mater.* 23, 2227 (2011).
  32. W. Lee, J.H. Han, S.W. Lee, S. Han, W.J. Jeon, C.S. Hwang, *J. Mater. Chem.* 22, 15037 (2012).
- 33. W. Lee, W. Jeon, C.H. An, M.J. Chung, H.J. Kim, T. Eom, S.M. George, B.K. Park, J.H. Han, C.G. Kim, T.-M. Chung, S.W. Lee, C.S. Hwang, *Chem. Mater.* **27**, 3881 (2015).
- 34. S.K. Kim, S.Y. Lee, M. Seo, G.J. Choi, C.S. Hwang, *J. Appl. Phys.* **102**, 024109 (2007).
- 35. W.D. Kim, G.W. Hwang, O.S. Kwon, S.K. Kim, M. Cho, D.S. Jeong, S.W. Lee, M.H. Seo, C.S. Hwang, Y.S. Min, Y.J. Cho, *J. Electrochem. Soc.* **152**, C552 (2005).
- 36. M. Kadoshima, M. Hiratani, Y. Shimamoto, K. Torii, H. Miki, S. Kimura, T. Nabatame, *Thin Solid Films* **424**, 224 (2003).
- 37. M. Popovici, J. Swerts, K. Tomida, D. Radisic, M.-S. Kim, B. Kaczer, O. Richard, H. Bender, A. Delabie, A. Moussa, C. Vrancken, K. Opsomer, A. Franquet, M.A. Pawlak, M. Schaekers, L. Altimime, S. Van Elshocht, J.A. Kittl, *Phys. Status Solidi Rapid Res. Lett.* **5**, 19 (2011).
- 38. S.K. Kim, G.W. Hwang, W.D. Kim, C.S. Hwang, *Electrochem. Solid-State Lett.* 9, F5 (2006).
- 39. S.K. Kim, G.J. Choi, S.Y. Lee, M. Seo, S.W. Lee, J.H. Han, H.S. Ahn, S. Han, C.S. Hwang, *Adv. Mater.* **20**, 1429 (2008).
- 40. S.K. Kim, G.J. Choi, J.H. Kim, C.S. Hwang, *Chem. Mater.* **20**, 3723 (2008).
- 41. W. Jeon, S. Yoo, H.K. Kim, W. Lee, C.H. An, M.J. Chung, C.J. Cho, S.K. Kim, C.S. Hwang, *ACS Appl. Mater. Interfaces* **6**, 21632 (2014).
- 42. G.J. Choi, S.K. Kim, S.J. Won, H.J. Kim, C.S. Hwang, *J. Electrochem. Soc.* **156**, G138 (2009).
- 43. S. Chen, Z. Liu, L. Feng, X. Che, X. Zhao, J. Rare Earths 32, 580 (2014).
- 44. W.-H. Kim, M.-K. Kim, I.-K. Oh, W.J. Maeng, T. Cheon, S.-H. Kim, A. Noori, D. Thompson, S. Chu, H. Kim, *J. Am. Ceram. Soc.* **97**, 1164 (2014).
- 45. S. Govindarajan, T.S. Böscke, P. Sivasubramani, P.D. Kirsch, B.H. Lee, H.-H. Tseng, R. Jammy, U. Schröder, S. Ramanathan, B.E. Gnade, *Appl. Phys. Lett.* **91**, 062906 (2007).
- 46. L. Lamagna, C. Wiemer, S. Baldovino, A. Molle, M. Perego, S. Schamm-Chardon, P.E. Coulon, M. Fanciulli, *Appl. Phys. Lett.* **95**, 122902 (2009).
- 47. B.-E. Park, I.-K. Oh, C. Mahata, C.W. Lee, D. Thompson, H.-B.-R. Lee, W.J. Maeng, H. Kim, *J. Alloys Compd.* **722**, 307 (2017).
- 48. M. Popovici, J. Swerts, A. Redolfi, B. Kaczer, M. Aoulaiche, I. Radu, S. Clima, J.-L. Everaert, S.V. Elshocht, M. Jurczak, *Appl. Phys. Lett.* **104**, 082908 (2014).
- 49. R. Padmanabhan, S. Mohan, Y. Morozumi, S. Kaushal, N. Bhat, *IEEE Trans. Electron Devices* **63**, 3928 (2016).
- 50. Y. Shin, K.K. Min, S.-H. Lee, S.K. Lim, J.S. Oh, K.-J. Lee, K. Hong, B.J. Cho, *Appl. Phys. Lett.* **98**, 173505 (2011).
- 51. J.-H. Ahn, S.-H. Kwon, ACS Appl. Mater. Interfaces 7, 15587 (2015).
- 52. K. Yim, Y. Yong, J. Lee, K. Lee, H.-H. Nahm, J. Yoo, C. Lee, C.S. Hwang, S. Han, *NPG Asia Mater.* **7**, e190 (2015).
- 53. W.C. Lee, C.J. Cho, S. Kim, E.S. Larsen, J.H. Yum, C.W. Bielawski, C.S. Hwang, S.K. Kim, *J. Phys. Chem. C* **121**, 17498 (2017).
- 54. J. Swerts, A. Delabie, M.M. Salimullah, M. Popovici, M.-S. Kim, M. Schaekers, S. Van Elshocht, *ECS Solid State Lett.* 1, P19 (2012).
- 55. J.H. Han, S.W. Lee, G.-J. Choi, S.Y. Lee, C.S. Hwang, C. Dussarrat, J. Gatineau, *Chem. Mater.* **21**, 207 (2009).
- 56. G.J. Choi, S.K. Kim, S.Y. Lee, W.Y. Park, M. Seo, B.J. Choi, C.S. Hwang, J. Electrochem. Soc. **156**, G71 (2009).
- 57. J.-Y. Kim, D.-S. Kil, J.-H. Kim, S.-H. Kwon, J.-H. Ahn, J.-S. Roh, S.-K. Park, *J. Electrochem. Soc.* **159**, H560 (2012).
- 58. J.H. Han, S. Han, W. Lee, S.W. Lee, S.K. Kim, J. Gatineau, C. Dussarrat, C.S. Hwang, *Appl. Phys. Lett.* **99**, 022901 (2011).
- 59. J.-H. Kim, D.-S. Kil, S.-J. Yeom, J.-S. Roh, N.-J. Kwak, J.-W. Kim, *Appl. Phys. Lett.* **91**, 052908 (2007).
- S. Schmelzer, D. Bräuhaus, S. Hoffmann-Eifert, P. Meuffels, U. Böttger, L. Oberbeck, P. Reinig, U. Schröder, R. Waser, *Appl. Phys. Lett.* 97, 132907 (2010).

61. D. Popescu, B. Popescu, G. Jegert, S. Schmelzer, U. Boettger, P. Lugli, *IEEE Trans. Electron Devices* **61**, 2130 (2014).

62. C.J. Cho, M.-S. Noh, W.C. Leè, C.H. An, C.-Y. Kang, C.S. Hwang, S.K. Kim, J. Mater. Chem. C 5, 9405 (2017).



Seong Keun Kim has been a principal researcher in the Center for Electronic Materials at the Korea Institute of Science and Technology, South Korea, since 2012. He received his BSc degree in 2001 and PhD degree in 2007, both in materials science and engineering from Seoul National University, South Korea. From 2007 to 2009, he worked as an Alexander von Humboldt Research Fellow at Forschungszentrum Jülich, Germany. In 2010, he joined Argonne National Laboratory as a postdoctoral researcher. His current research interests include high-k dielectrics and novel electrodes, atomic layer deposition of those materials, and thin-film transistors

utilizing oxides and two-dimensional metal chalcogenides. He has published more than 120 papers. Kim can be reached by email at s.k.kim@kist.re.kr.



Mihaela Popovici has been a senior researcher in the Semiconductor Technology and Systems Unit at IMEC, Belgium, since 2007. She received her BSc and MSc degrees in chemical engineering and her PhD degree in materials science and engineering in 2004 at Politehnica University of Timisoara, Romania. She completed postdoctoral research at Philips Research, The Netherlands, in the Photonic Materials and Devices Department. Her research focuses on dielectric oxides and metal thin-film development, physical and electrical characterization, and design of complex materials stacks with applications in microelectronic electronic

devices. She has an h-index of 15. Popovici can be reached by email at mihaela.ioana.popovici@imec.be.

**How to Participate** 

technologies

technologies

To participate, innovators should be:

· Interested in commercializing their

· Able to effectively demonstrate the

Online applications will be accepted

through August 1, 2018, and must be

submitted through the iMatSci portal at

For further information about submission

guidelines, innovator packages, selection

www.mrs.org/fall-2018-imatsci-submission

criteria, sponsorship opportunities and more, check out the complete iMatSci webpage.

paths for commercialization

· Able to propose a value proposition for their

commercial applications of their technologiesActively seeking partners, funding and/or

# Calling all Early-Stage Materials Innovators!

2018
iMatSci
Innovation
Showcase



November 25-30, 2018 | Boston, Massachusetts

# Interested in being a part of iMatSci this year? **Submission Site Opens: June 1, 2018**

The iMatSci Innovation Showcase at the 2018 MRS Fall Meeting will provide a platform for technology leaders at universities, research labs and start-up companies to demonstrate the practical applications of their innovative, materials-based technologies.

Each innovator will be provided with exhibit space at the Hynes Convention Center to present his/her technology or product using various forms of media such as tabletop demonstrations, videos and prototypes. Demonstrations will be judged by experienced technology investors and industry professionals.

By participating in iMatSci, innovators will be granted access to:

- A full day of workshops, seminars and panel discussions, with topics specifically targeted at the success of early-stage innovators
- One-on-one meeting space for interaction with potential partners, investors and collaborators
- Exclusive networking events, Q&A sessions and receptions
- Exhibit Space to showcase and pitch their innovations to investors, strategic partners and industry technology scouts
- And more!

## rators For more information or to become a sponsor, please contact:

Natalie Larocco Materials Research Society larocco@mrs.org 724.779.2744

www.mrs.org/imatsci

### MRS Innovation Connexions

Connecting People and Ideas

"My experience at iMatSci was invaluable. Few opportunities can match what iMatSci provides by allowing innovators to meet with other entrepreneurs to discuss their technology, pathways for funding, and strategies for commercialization. It was a richly stimulating experience."

C. Wyatt Shields, IV iMatSci Innovator, Encapsio LLC; Research Triangle, MRSEC Fellow www.mrs.org/imatsci