# Free Silicon Conf. 2025 (FSiC) 訪問報告

広島大学 西澤真一 nishizawa@hiroshima-u.ac.jp

### アウトライン

- 1. 6/30 に Graz University of Technology (TUGraz) へ訪問
  - Microwave Theoryの講義に関連して(?) 私の分野 (先端物理 設計技術) に関する特別講義を開催
  - □ Title: Design Technology Co-Optimization for Continuous Innovation in Semiconductor Design
    - 訳: 半導体設計の継続的な発展を支える設計・製造技術協調設計
- 2. 7/2~7/4 に Free Silicon Conf. (Frankfurt (Oder)) へ参加
  - ロオープンソース集積回路設計に関する会議
  - □ Title: libretto: An open-source library characterizer for opensource VLSI design

#### 経路



2025/7/10

#### 1. 製造技術の微細化とその限界

- 従来の集積回路の進歩は製造技術の微細化によるもの大
  - ロムーア則、デナード則
  - □加工寸法1/kスケール:速度と消費電力 1/k, トランジスタ密度 k²
- 単純な微細化は180nmプロセスあたりで速度低下
  - ロ 180nm: 位相シフトマスク, 銅配線, STI (Shallow-Trench Iso.)
  - ロ90nm: 歪みシリコン
  - □ 45nm: High-K/MG,
  - ロ28nm: 最後のシングルパターニング
  - □22nm:FinFET, ダブル&トリプルパターニング, カラーリング
    - 製造技術の進歩だけではトランジスタ密度向上が困難に

# 1.設計·製造技術協調設計 (DTCO)

- 製造だけが頑張るのでなく設計と協調しトランジスタ密度を向上
  - □単位面積 (セル) 内のトランジスタ並列数を下げ、単位高さを下げる度を上げ高性能なセルを実現
  - □ One-size-NOT-fits-all: 製造は数多くのライブラリを提供. 設計は回路にとってベストなものを選ぶ
- 報告者のDTCOに関するライブラリ設計技術について紹介



Dan Micuta on *Nanosheets, CFETS: A Perspective on Logic Scaling and Beyond, in* imec technology forum (ITF) 2018 2025/7/10



Diagram 1: N3 with FINFLEX delivers maximum flexibility and gives chip designers the ideal characteristics for each of the key functional blocks on the same die, with the same design toolset.

"TSMC FINFLEX™ – Ultimate Performance, Power Efficiency, Density and Flexibility", TSMC Blog

## 2. Free Silicon Conf. (FSiC)

- オープンソース集積回路設計 (Open-Source Silicon) の会議
  - □ Leibniz-Institut für innovative Mikroelektronik: IHP開催
  - □ Google+Skywater+eFablessに代わりOSSを牽引していく
  - ロ設計、設計環境、EDA、ファンディング、教育、標準化を議論
- 私は開発しているEDAに関して発表を行った
  - ロキャラクタライザ:セルの電力遅延を抽出するツール
    - ほぼ同時期にOSSキャラクタライザは3つ提案された
      - □ Ictime: Thomas Kramer さん (FSiCの運営) 開発, 広く使われている
      - □ libretto: 西澤の提案
      - □ CharLib: オクラホマ州立大開発. (librettoのコピーに別名つけて公開)
        - コードはあとで書き直したらしいが...
        - librettoのアイディアをさも自分たちのもののように発表するのは...

#### 2. 一生一芯プロジェクト

- 学部各個人でRISC-Vプロセッサを作るプロジェクト
  - ロSW/HWコデザイン+チップの物理実装まで
  - ロチップは製造し、PCB実装後発送、オンラインで発表
  - ロ教材, TA, 全てオンライン, 12000アカウント@2025









#### ■ FSiCでの発表資料に続く

# libretto: An open-source library characterizer for open-source VLSI design

Shinichi Nishizawa, Hiroshima Univ., nishizawa@hiroshima-u.ac.jp





ISHI-Kai (Japan)



# Digital circuit design and STA

- Static Timing Analysis (STA): estimation of path delay
  - □ Calculate max/min path delay integrating the cells delay
    - Max delay of *i*-th node: :  $a_i = \max_{j \in \text{fanin}(i)} \{a_j\} + t_{\text{pd},i}$
  - □ Need both timing information (.lib) calculation engine (STA)
    - STA: OpenSTA (Open-ROAD), sta (yosis)
    - .lib (Liberty): By characterizer



13

#### Characterizer

- Simulate and extract delay and power of std. cell
  - □ Prop delay:  $t_{pd}$  = xx ps. Trans delay:  $t_{td}$  = xx ps
    - Arrival time:  $a_i = \max_{j \in \text{fanin}(i)} \{a_j\} + t_{\text{pd},i}$



Prop delay:  $t_{pd} = xx ps$ .

Trans delay:  $t_{td} = xx ps$ 

#### Characterizer

- Simulate and extract delay and power of std. cell
  - □ Prop delay:  $t_{pd}$  = xx ps. Trans delay:  $t_{td}$  = xx ps
    - Arrival time:  $a_i = \max_{j \in \text{fanin}(i)} \{a_j\} + t_{\text{pd},i}$
- Delay and energy are the function of input slope, output load
  - Arrival time:  $a_i = \max_{j \in \text{fanin}(i)} \{a_j\} + t_{\text{pd},i}(t_{\text{pd},\text{PI}_i}, C_{\text{load},i})$



#### Characterizer

- Simulate and extract delay and power of std. cell
  - □ Prop delay:  $t_{pd}$  = xx ps. Trans delay:  $t_{td}$  = xx ps
    - Arrival time:  $a_i = \max_{j \in \text{fanin}(i)} \{a_j\} + t_{\text{pd},i}$
- Delay and energy are the function of input slope, output load
  - Arrival time:  $a_i = \max_{j \in \text{fanin}(i)} \{a_j\} + t_{\text{pd},i}(t_{\text{pd},\text{PI}_j}, C_{\text{load},i})$
- Each primary input (PI) has different delay and energy
  - Arrival time:  $a_i = \max_{j \in \text{fanin}(i)} \{a_j\} + t_{\text{pd},i,\text{PI}_j}(t_{\text{pd},\text{PI}_j}, C_{\text{load},i})$



#### Related works

- Open-source characterizers w/ free SPICE are available
  - □ LibreCell (Ictime) [1]: Widely used, well known
    - Uses "template .lib" to specify char. condition
    - Pro. tool (need to read/write .lib by engineer)
  - □ CharLib [2]:
    - Uses YAML to specify characterize condition
    - Needs PySpice backend
    - Supports multithread
  - And many open characterizers that uses commercial SPICE

[1] T. Kramer, "lctime." https://codeberg.org/librecell/lctime

[2] J. E. S. Jr., "CharLib." https://github.com/stineje/CharLib.

## Proposed characterizer (libretto)

- Open-source characterizer
  - □ Language: Python3
  - □ Simulator: ngspice, hspice (for comparison)
- Advantage
  - □ Characterize both combinational and sequential cells
    - Support Flip-Flops w/ pos/neg clock and async. set/reset
  - Easy to add functions
    - Two analysis engines: for combinational and sequential
      - Do not prepare engines for each logic function
      - Use truth table to handle different logic functions
  - Nothing new. No advantage over commercial tools
    - But open and free

## Operation flow

- Setup library and cells
- Branch to comb. or seq.
  - Generates test bench based on the target logic function
  - Launch simulator
    - Multiple slew/load cond. in multi-thread
- Seq. cell need iterations
  - □ Find min. delay by setup/hold search



Operation flow.

#### Characterize: combinational cell

- Propagation delay: input 50% to output 50%
- Transition delay: output 20% to output 80%
- Dynamic power\*1 : integrate current from input start 1% to output end 99%
- Static power: integrate current at the beginning of sim\*2
- Simulation times: time\_step, end\_time
  - Set by designer, or use "auto"



<sup>\*</sup> Parameters can be changed by designer.

<sup>\*1:</sup> This should be converted to energy

<sup>\*2:</sup> Does not meas. input dependency

## Characterize: sequential cell delay

- C2Q delay,  $t_{\text{setup}}$ ,  $t_{\text{hold}}$  : calc. by min. D2Q delay
  - □ Change D2C, find min. D2Q
    - D2C=  $t_{\text{setup}}$ , C2Q = D2Q D2C
  - $\square$  Set D2C=  $t_{\text{setup}}$ , change C2D and find min C2D
    - Min. C2D =  $t_{hold}$





Two def. for setup

- 1. D2C when C2Q increase 3~5%
- 2. D2C when D2Q is minimum libretto use def. of 2.

21

## Library setting

- Common setting for lib.
  - Library name
  - □ Prefix, suffix of cells
  - □ Units (volt, current, cap.)
  - Power name
  - Temperature
  - Voltage
  - Logical threshold
  - □ High/low threshold
  - Operation directory
  - Simulator

```
2025/8/19
```

```
1 📕 common settings for library
2 set_lib_name
                        ROHM180
3 set_dotlib_name
                       ROHM180.lib
4 set_verilog_name
                       ROHM180.∨
5 set_cell_name_suffix ROHM180_
6 set_cell_name_prefix _V1
7 set_voltage_unit V
8 set_capacitance_unit pF
9 set_resistance_unit Ohm
L0 set_current_unit mA
l1 set_leakage_power_unit pW
L2 set_energy_unit fJ
.3 set_time_unit ns
L4 set_vdd_name VDD
5 set_vss_name VSS
L6 set_pwell_name VPW
7 set_nwell_name VNW
8 # characterization conditions
```

```
19 set_process typ
20 set_temperature 25
21 set_vdd_voltage 1.8
22 set_vss_voltage 0
23 set_pwell_voltage 0
24 set_nwell_voltage 1.8
!5 set_logic_threshold_high 0.8
26 set_logic_threshold_low 0.2
7 set_logic_high_to_low_threshold 0.5
28 set_logic_low_to_high_threshold 0.5
29 set_work_dir work
30 set_simulator /usr/local/bin/ngspice
31 set_run_sim true
32 set_mt_sim true
33 set_supress_message false
34 set_supress_sim_message false
85 set_supress_debug_message true
36 set_energy_meas_low_threshold 0.01
37 set_energy_meas_high_threshold 0.99
38 set_energy_meas_time_extent 10
39 set_operating_conditions PVT_3P5V_25C
```

## Setting for each cell

- Characterize conditions
  - Add cell
  - □ Input slope (in array)
  - □ Output load (in array)
  - Netlist
  - □ Timestep\*. sim. end\*
- Flip-Flop needs
  - □ Clock slope\*
  - Setup unit time\*
  - □ Hold unit time\*

```
## add circuit
add_cell -n ROHM18INVP010 -l INV -i A -o Y -f Y=!A

add_slope {0.1 0.7 4.9}
add_load {0.01 0.1 1.0}

add_area 1
add_netlist rohmlib/ROHM18INVP010.sp
add_model rohmlib/model_rohm180.sp
add_simulation_timestep auto
characterize
export
Inverter
```

```
## add circuit
add_flop -n ROHM18DFP010 -l DFF_PCPU -i DATA -c CLK
-o Q -q Q QN -f Q=IQ QN=IQN
add_slope {0.1 0.7 4.9}
add_load {0.01 0.1 1.0}
add_clock_slope auto
add_area 1
add_netlist rohmlib/ROHM18DFP010.sp
add_model rohmlib/model_rohm180.sp
add_simulation_timestep auto
add_simulation_setup_auto
add_simulation_hold_auto
characterize
export
Flip-Flop
```

Command example: logic function, in/out pins, storage, logic expression, slew/cap index, simulation time step

<sup>\*</sup> Parameters can use auto set

# Netlist gen. and simulation (comb. cell)

- characterizeFiles(): def. of logic func., its truth table
- runCombInnOutm(): set input/output pin setting
- runSpiceCombDelay(): generate netlist, run spice



Use a function for netlist gen., spice run, analysis (runSpiceCombDelay())

 Pin is analyzed, connected proper voltage sources and spice measure statements



# Netlist gen. and simulation (seq. cell)

- characterizeFiles(): def. of logic func., its truth table
- runFlop(): set input/output pin setting
- runSpiceFlopDelay(): generate netlist, run spice

```
elif(targetCell.logic == 'DFF_PCPU_NRNS'):
   print ("DFF, positive clock, positive unate, async neg-re
                                                              characterizeFiles()
                                                       Logic code: DFF PCPU NRNS
     DØ & CØ1 -> 010 0NØ1
                                                                  runFlop()
  set
                    ['1', '0101', '1', '01', '10']]
                                                                         SET
                                                                          RESET
   return runFlop(targetLib, targetCell, expectationList2)
Truth table of code: DFF PCPU NRNS
                                                        Q: .meas
                                                                             Iteration
(pos. clk, pos. unate, neg. rst, neg. set)
D=0→1, SET=1, RST=1
CLK= 0\rightarrow1\rightarrow0\rightarrow1
                                                             runSpiceFlopDelay()
                                                           Launch sim. accum. res.
Q=0\rightarrow 1
```

## Registered logic family

#### Support simple logic functions and several Flip-Flops

| Family      | Logic function      |
|-------------|---------------------|
| Inv/Buf     | Inverter, Buffer    |
| NAND        | NAND2, NAND3, NAND4 |
| NOR         | NOR2, NOR3, NOR4    |
| AND         | AND2, AND3, AND4    |
| OR          | OR2, OR3, OR4       |
| And-Or-Inv. | AOI21, AOI22        |
| Or-And-Inv. | OAI21, OAI22        |
| Exclusive   | XOR2, XNOR2         |
| Selector    | SEL2                |

| DFF code          | clk  | porality <sub>*1</sub> | set  | rst  |
|-------------------|------|------------------------|------|------|
| DFF_PCPU          | pos. | pos.                   |      |      |
| DFF_PCNU          | pos. | neg.                   |      |      |
| DFF_NCPU          | pos. | neg.                   |      |      |
| DFF_NCN<br>U      | neg. | neg.                   |      |      |
| DFF_PCPU<br>_NR   | pos. | pos.                   |      | neg. |
| DFF_PCPU<br>_NRNS | pos. | pos.                   | neg. | neg. |

**2**025/8/19

<sup>\*1:</sup> Pos.: in/out are same direction (H/H,L/L). neg. in/out are opposite (H/L,L/H)

<sup>\*2:</sup> D-Flip-Flop w/ pos. clock edge, positive polarity

## **Evaluation setup**

Cent OS 7.8 Ryzen 2990wx 3GHz 32core MEM 96GB, SSD 3TB

■ Use commercial 180-nm for evaluation

|                      | Proposed                                                                  |                         | PrimeLib                      |               |
|----------------------|---------------------------------------------------------------------------|-------------------------|-------------------------------|---------------|
| Simulator            | ngspice                                                                   |                         | hspice                        |               |
| #parallel            | 1                                                                         | 49 (#index)             | 32                            | 64            |
| Condition            | Typical (TT, 1.8V, 25°C)                                                  |                         |                               |               |
| Slew (ns)            | 0.1, 0.2, 0.4, 0.8, 1.6, 3.2, 6.4                                         |                         |                               |               |
| Capacitance (pF)     | 0.01, 0.02, 0.04, 0.08, 0.16, 0.32, 0.64                                  |                         |                               |               |
| Device Under<br>Test | INVx1, NAND2x1, NAND3x1, NAND4x1<br>NOR2x1, NOR3x1, NOR4x1, DFF (posedge) |                         |                               |               |
| Runtime              | 57.9 h (1x)                                                               | 4.00 h ( <b>14.5</b> x) | 92.0 s ( <mark>2265x</mark> ) | 106 s (1966x) |

- Large runtime: need more parallelism, poor search algorithm.
- Separated timing and power sim. is also issue (ngspice do not support nesting of .meas)

#### Result

- No difference in simulator (ngspice vs HSPICE)
- Two characterizers show different result (PrimeLib vs libreto)
  - Delay of comb. cells might be acceptable (Max error in prop.: 0.5%, trans: 24%)
  - □ Intl. energy has large error: (Max 418%)
  - Seq. has problem (C2Q delay: 1125%, 2407% pessimistic)
    - Setup/hold interdependence (?)



Fig. 6: Propagation delay of Inverter.



Fig. 7: Transition delay of Inverter.



Fig. 8: Internal energy of Inverter.

TABLE II: Capacitance and leakage power of Inverter.

| Characterizer          | libretto |       | SiliconSmart |  |
|------------------------|----------|-------|--------------|--|
| Simulator              | ngspice  |       | hspice       |  |
| Leakage power [pW]     | 9.862    | 9.862 | 9.862        |  |
| Input capacitance [fF] | 4.120    | 4.063 | 4.599        |  |

#### Conclusion

- Open characterizer w/ open simulator
  - ☐ Generates timing/power library as .lib
  - □ Used for timing analysis (simulation, STA)
- Supports both combinational and sequential cells
- Evaluate delay, energy, and performance
  - □ Slow processing speed (1/215),
  - □ Combinational cell: delay and energy acceptable (?)
  - Sequential cell: large gap
- Checked by LibraryCompiler Synopsys
- Users: 1 in Japan, 1 in Itally
  - □ Let me know if you use libretto (motivate me!)

29

#### ■以上