# Carrier Lifetime Control in Power Semiconductor Devices

V. Benda, Fellow IET

Abstract— This paper surveys the present technology of carrier lifetime control in power semiconductor devices by controlling recombination centre types and concentration. The correlation of lifetime with device properties such as on-state voltage drop, off-state leakage current and switching times of bipolar devices has been elucidated. Various techniques for preserving or reducing lifetime during semiconductor device fabrication are presented. Advantages, problems and some limits of individual techniques are discussed.

Index Terms—Charge carrier lifetime, power semiconductor devices, semiconductor device fabrication

# I. INTRODUCTION

All important characteristics of bipolar devices, i.e. diodes, transistors, thyristors, IGBTs and also integrated structures depend on the excess carrier lifetime. Bipolar devices of the same geometry but with different excess carrier lifetime have different on-state and dynamic characteristics. For high voltage devices, such as diodes, thyristors and IGBTs, a long carrier lifetime is desirable, in order to keep on-state losses acceptably low. On the other hand, devices required to operate at high frequencies need the carrier lifetime to be short, in order to obtain fast turn-off and to minimise the reverse recovery charge. In the case of silicon devices, excess carrier lifetime is mainly controlled by local recombination centres creating deep energy levels in the gap [1] until the current density reaches a level of the order of 10<sup>3</sup> A/cm<sup>2</sup>, when Auger recombination becomes significant [2]. In the ranges of current density normally experienced, carrier lifetime is inversely proportional to the concentration of the recombination centres:  $\tau \sim N_t^{-1}$ .

### II. RECOMBINATION VIA LOCAL CENTRES

The theory of carrier generation and recombination via local centres is usually referred as the Shockley-Read-Hall theory [3], [4] ,[5]. During the recombination process, electron hole pairs recombine through deep level impurities, characterised by the impurity concentration  $N_t$ , energy level - $W_t$  in the bandgap and capture cross-

Manuscript received September 15, 2007. This work was supported in part by Research Program no. MSM 6840770017 from the Ministry of Education, Youth and Sports of the Czech Republic

V. Benda is with the Department of Electrotechnology, Faculty of Electrical Engineering, Czech Technical University in Prague, Technicka 2, 166 27 Prague 6, Czech Republic (e-mail: benda@fel.cvut.cz).

sections  $\sigma_n$  and  $\sigma_p$  for electrons and holes, respectively. For a single deep donor level, recombination rates are given by

$$R_{\rm n} = -\frac{\mathrm{d}\Delta n}{\mathrm{d}t} = v_{\rm th,n} \sigma_{\rm n} \left( n N_{\rm t}^+ - n_{\rm l} N_{\rm t}^* \right), \tag{1}$$

$$R_{\rm p} = -\frac{\mathrm{d}\Delta p}{\mathrm{d}t} = v_{\rm th,p} \sigma_{\rm p} \left( p N_{\rm t}^* - p_{\rm l} N_{\rm t}^* \right), \tag{2}$$

where  $v_{thp}$  and  $v_{thn}$  are thermal velocity of holes and electrons,  $N_t^+$  is ionised centre concentration,  $N_t^*$  is neutral centre concentration,  $n_l$  and  $p_l$  are concentrations of electrons and holes if the Fermi level is identical with the centre energy level, i.e.  $p_l = N_v \exp[-(W_g - W_t)/kT]$ , and  $n_l = N_c \exp(-W_t/kT)$ . Similar relations could also be derived for a case of a single acceptor level.

In order to maintain the dynamic equilibrium, electroneutrality conditions must be kept. Assuming that the concentration of the centres is much lower than equilibrium majority carrier concentration  $(N_t \ll n_0 + p_0)$ ,  $R_n = R_p$  and the carrier lifetime is given by

$$\tau = \tau_{p0} \frac{n_0 + n_1 + \Delta n}{n_0 + p_0 + \Delta n} + \tau_{n0} \frac{p_0 + p_1 + \Delta n}{n_0 + p_0 + \Delta n},$$
 (3)

where  $n_0$  and  $p_0$  are concentration of electrons and holes in thermodynamic equilibrium,  $\Delta n$  ( $\Delta n = \Delta p$ ) is excess carrier concentration,  $\tau_{p0} = (v_{thp}\sigma_p N_t)^{-1}$  and  $\tau_{n0} = (v_{thp}\sigma_p N_t)^{-1}$ .

Bipolar power semiconductor devices usually operate in a switching mode. When turned on, the internal layers are flooded with excess carriers under high injection conditions. Low injection conditions can be connected with very low current densities only. When turned off, a thick depleted layer develops at the blocking PN junction.

Under high injection conditions ( $\Delta n >> n_0 + p_0$  and  $\Delta n >> N_t$ ) the high injection carrier lifetime  $\tau_H$  is given by

$$\tau_{\rm H} = \tau_{\rm n0} + \tau_{\rm p0} = \frac{1}{N_t} \left( \frac{1}{v_{thn} \sigma_n} + \frac{1}{v_{thp} \sigma_p} \right)$$
(4)

It is now independent of the energy level of the centre, and depends only on centre concentration  $N_t$  and the capture cross-sections..

In depleted layers, deep level centres cause carrier generation the generation rate, G, is given by

$$G = \frac{n_{\rm i}^2}{\left(n_{\rm 1}\tau_{\rm p0} + p_{\rm 1}\tau_{\rm n0}\right)} = \frac{n_{\rm i}}{\tau_{\rm sc}},\tag{5}$$

where the carrier lifetime in the space charge region

$$\tau_{\rm sc} = \tau_{\rm p0} \exp\left(\frac{-\left(W_i + W_t\right)}{kT}\right) + \tau_{\rm n0} \exp\left(\frac{\left(W_i + W_t\right)}{kT}\right) \tag{6}$$

depends on the position of the trapping energy level  $W_t$  with respect to the position of the Fermi level in undoped semiconductor  $W_i$  and, it is shortest when  $W_t$  and  $W_i$  coincide.

Recombination centres in silicon are created by both heavy metal impurities and point defects, and each type of centre has its own characteristic energy level and carrier capture cross section. The resulting carrier lifetime is determined by the total set of recombination centres present.

# III. INFLUENCE OF CARRIER LIFETIME ON DEVICE CHARACTERISTICS

Recombination centres influence all device characteristics, both off-state blocking characteristics and on-state characteristics and transient characteristics during turn-on and turn-off processes.

**Off-state characteristics** of all type of devices (including MOSFETs) are characteristics of a reverse biased PN junction. Therefore, the characteristics are influenced by the thermal generation of electron-hole pairs in the space charge layer [6]. The additional current density that flows through the junction as a result of this process is known as the *generation-recombination* current. It depends on the magnitude of the reverse bias voltage through the width of the depletion layer, *d*, and may be expressed as

$$J_{\rm gr} = e \int_0^d G \, \mathrm{d}x = \frac{e n_{\rm i} d}{\tau_{\rm sc}} \tag{7}$$

The total current density,  $J_R$ , flowing across a reverse-biased junction is given by the sum of  $J_0$  and  $J_{gr}$ :

$$J_{\rm R} = n_{\rm i}^2 e \left( \frac{D_{\rm n}}{L_{\rm n}} \frac{1}{p_{\rm p0}} + \frac{D_{\rm p}}{L_{\rm p}} \frac{1}{n_{\rm n0}} \right) + \frac{e n_{\rm i} d}{\tau_{\rm sc}}$$
(8)

To keep the reverse current low enough, it is necessary keep a high generation carrier lifetime  $\tau_{sc}$ . As follows from analysing (6), the energy



Fig. 1. Energy level scheme with indication of position deep levels less suitable for carrier lifetime control from the viewpoint of influencing reverse characteristics

levels should differ considerably from the position of the Fermi level in intrinsic material  $W_i$ , preferably out of the central part of the band-gap, as indicated in Fig.1.



Fig.2. The influence of Cu concentration on reverse characteristics of power diodes

Some impurities may (at higher concentrations) create clusters of intermetallic compounds with silicon that may cause deterioration of reverse characteristics, as demonstrated in Fig.2 by the influence of Cu concentration on the reverse voltage of silicon power diodes [7]. Similar behaviour can also be found in the case of silver, palladium, if the concentration exceeds a critical level. More details about impurities in silicon can be found in [8], [9], some remarks on problems of recombination centres in high voltage devices can be found in [10].

On-state characteristics of bipolar devices depend strongly on carrier lifetime (high injection carrier lifetime (4), because high injection conditions are connected with the device on-state). With decreasing carrier lifetime the excess carrier concentration decreases and consequently, the on-state voltage drop increases [2],[11]. An example of the relations between forward voltage drop and carrier lifetime for power diodes is shown in Fig.3. Therefore, long carrier lifetime is desirable from this viewpoint. A maximum "acceptable" voltage drop is marked with a dashed line. From this it the minimum carrier lifetime for particular device thickness can be found.



Fig.3, Theoretical dependences of the forward voltage drop across a p<sup>+</sup>in<sup>+</sup> power diode on carrier lifetime, with the thickness of the i-region as a parameter [11].

Transient characteristics. For switching devices, short turn-on and turn-off times are desirable. Especially, turn-off time strongly depends on carrier lifetime, because the space charge region at the PN junction can build up after decreasing carrier concentration to the thermodynamic equilibrium value [2], [11], [15]. As shown in [10], during transient processes in power semiconductor devices high injection lifetime (4) should be considered. From this point of view, a very short carrier lifetime is desirable for fast switching devices. On the other hand, reducing the carrier lifetime can result in a deterioration of the on-state current-voltage characteristic. Therefore, a good trade-off of all the construction and technology should be made.

From this we can derive some demands on recombination centres suitable for carrier lifetime control:

- it should not create a deep energy level close to the middle of the bandgap
- it should not create intermetallic compounds with silicon
- the centre concentration should be easily controlled
- it should have a capture crosssection that is large and independent from temperature.

Recombination centres should be homogeneously distributed over the large-area power devices in order to avoid local overloading under static or dynamic conditions [12].

Some recombination centres used for carrier lifetime control are shown diagrammatically in Fig. 4.

|   | Au          | Pt   | Pd   | Ir   | e-           | $\mathbf{H}^{+}$     | $\mathrm{He}^{++}$ |                                         |
|---|-------------|------|------|------|--------------|----------------------|--------------------|-----------------------------------------|
| _ |             | 0,19 | 0,22 | 0,28 | 0,16<br>0,23 | 0,17<br>0,24<br>0,30 | 0,17<br>0,25       | $\overline{\mathbf{W}}_{\mathrm{c}}$    |
|   |             | 0,32 | 0,37 |      |              | <u>0,30</u>          |                    |                                         |
|   | 0,54        |      |      | 0,55 | 0,42         | <u>0,41</u>          | 0,41               | $W_{i}$                                 |
| - |             | 0,42 |      | 0,47 |              | 0.27                 |                    | *************************************** |
|   | <u>0,36</u> |      | 0,32 |      | 0,36         | <u>0,37</u>          | <u>0,36</u>        |                                         |
|   |             | 0,26 |      |      |              | <u>0,26</u>          |                    | $W_{\rm v}$                             |

Fig. 4. Localised energy levels, within the silicon bandgap suitable for carrier lifetime control



Fig.5. U-shaped diffusion profile of deep impurities used for lifetime reduction

IV. TECHNIQUES FOR OBTAINING LONG CARRIER LIFETIMES

In the as-grown single crystal silicon, the carrier lifetime can be as long as 1 ms. However, during high temperature processing, lattice defects are generated in the volume of the silicon wafers. Point defects creating recombination centres can originate locally in areas with higher internal stress or dislocation density even if the diffusion processes are carefully controlled. In addition, due to chemical activity of the silicon surface, some heavy metals like Fe, Cu, Au, etc., can be adsorbed (e.g. during wet chemical processes) and can diffuse in the silicon wafer during any subsequent high-temperature process

[8],[13],[14]. In such cases, recombination centres are created and the carrier lifetime is shortened. Possible sources of unwanted contamination include:

- residual surface impurities from the lapping and polishing operations,
- contamination adsorbed from chemicals used in the etching and cleaning processes,
- impurities from quartz tubes and boats.

In order to prevent this contamination, very pure (electronic grade) chemicals are used for cleaning the silicon, the diffusion sources, gases, diffusion tubes and boats used are all of the highest purity, and good environmental control is maintained. The concentration of lattice defects can be minimised by cooling the wafers slowly (at a rate not exceeding about 1°C/minute) after the final high-temperature process. This is particularly effective after phosphorous diffusion, when the surface is covered with a layer of phosphosilicate glass (PSG).

The types of metallic impurity that create deep trapping levels normally diffuse rapidly in silicon by the interstitial-substitution mechanism. That is, they migrate through interstitial positions and become substitution either by filling a lattice vacancy or by replacing a silicon atom (the "kick-off" mechanism). They diffuse to the surface covered with the PSG layer where they form compounds either with the glass or in the n<sup>+</sup>-layer under the glass. A similar effect occurs after boron diffusion when the p<sup>+</sup>-surfaces are covered with borosilicate glass.

This is known as *gettering*, which is a powerful technique for reducing the concentration of defects and impurities in critical regions [14]. Another method of gettering is to create mechanically damage (for example, by grinding) on the silicon surface on one side of the wafer. The trapping impurities quickly diffuse to occupy the vacancies created underneath the damaged layer. Using these techniques individually, or in combination, it is possible to fabricate devices with carrier lifetimes exceeding one hundred microseconds, even after high-temperature processing operations. This is especially important in the fabrication of high voltage thyristors and diodes.

Unfortunately, dislocations and impurity sources are not distributed homogeneously on a wafer area. Consequently, a non-uniform distribution of carrier lifetime in large-area wafers can originate in this way [13] ( $\tau_{0max} > \tau_0 > \tau_{0min}$ ). For homogenisation, it is necessary to minimise the concentration of randomly created centres to a level  $N_t(x;y) < N_{tM} \sim 1/\tau_0$  (clean processes, gettering, etc.) and then to introduce homogeneously recombination centres of higher concentration related to carrier lifetime  $\tau_{in}$ . The resulting carrier lifetime will be in the interval

$$\frac{\tau_{in}}{1 + \tau_{in} / \tau_{0 \max}} \ge \tau \ge \frac{\tau_{in}}{1 + \tau_{in} / \tau_{0 \min}}$$
 (8)

From that follows, that for homogenisation a high ratio  $\tau_{0min}/\tau_{in}$  is desirable.

# V. TECHNIQUES FOR REDUCING CARRIER LIFETIMES

In many other circumstances, especially for devices operating at higher frequencies, it is important to reduce the carrier lifetime in a controlled and predetermined manner and so to control critical parameters such as the recovered charge and the turn-off time. In devices, where soft reverse recovery is desirable, a suitable axial carrier lifetime gradient can improve the voltage waveforms during the turn-off process [16] (axial carrier lifetime control [17]).

In power device fabrication technology, the carrier lifetime is reduced by introducing efficient recombination centres either by the diffusion of metallic impurities such as gold [18] and platinum [19], or by high energy irradiation. In either case, this is usually one of the last steps in the processing sequence.

# A. Diffusion techniques,

Carrier lifetime reduction by gold diffusion has been used for more than 40 years. Gold diffusion [18] is generally performed between 800 and 1000 °C by coating the wafers with a thin evaporated or sputtered Au film or with an AuCl<sub>3</sub> solution. Gold diffuses rapidly in silicon by the interstitial-substitution mechanism and gives rise to concentration profiles very different from erfc or Gaussian profiles impurities like B, P, Al, As or Ga. The resultant doping profiles are U-shaped, as shown in Fig.5 with a high impurity concentration at both surfaces of the wafer and a flat plateau in the middle.

A disadvantage of gold as a recombination centre is that the dominated deep energy level is very close to the middle of the band-gap., as shown in Fig.4. Therefore, the leakage current is very high in gold-doped devices. Platinum is an alternative [19]. Because the platinum energy levels lie further from the middle of the band-gap, as shown in Fig. 4, the leakage current is reduced. For platinum coating, the wafers are coated with spin-on paints.

Some further alternatives that can be used for carrier lifetime reduction by diffusion technology are Pd and Ir. Palladium has a very high diffusion coefficient even at temperatures over 600°C and a considerable carrier lifetime reduction may be realized by Pd diffusion at 700°C [20]. Energy levels created by Pd diffusion [21] are also shown in Fig. 4. Iridium has a much lower diffusion coefficient than Au or Pt and is also an impurity that generates recombination centres [22]. It may, therefore, be suitable for setting up a concentration gradient of trapping levels suitable for fabricating soft reverse recovery diodes and thyristors [22] [23]. Nevertheless, application of the Ir diffusion for high voltage devices is limited by the thermo-donor origin.

Although the diffusion of lifetime reducing impurities is straightforward and does not require precise control, it may occur preferentially in regions of higher defect



Fig.6. An example of inhomogeneous distribution of gold in silicon wafer after diffusion

density and this may result both in non-uniform carrier lifetime distribution and hot spot formation. An example of inhomogeneous gold distribution after gold diffusion is shown in Fig.6.

Therefore, for precise carrier lifetime control in voltage controlled devices ion implantation and subsequent diffusion of Pt or Au can be used [24].

As the diffusion of lifetime reducing impurities has to be performed before metallisation, the device characteristics cannot be checked before and after doping.

### B. Irradiation techniques



Fig.7. A schematic illustration of crystal lattice damage with depth following high particke irradiation

High-energy particles penetrate the crystal lattice, losing their energy in interactions with the lattice atoms which become displaced from their normal position and create defects [25]. These include vacancies, di-vacancies, impurity-vacancy pairs, interstitials and impurityvacancy-interstitial complexes, all of which introduce recombination centres into the silicon. Electron, proton, alpha and gamma radiation can be used in this way to influence the carrier lifetime[26]. Deep levels created by irradiation are shown in Fig.4. A schematic illustration of the distribution of crystal lattice damage with depth following high energy particle irradiation is shown in Fig.7. The figure shows a typical variation of defects with depth below the surface of the defect concentration. The depth  $x_p$  of the peak value (the penetration depth) is a function of the particle mass and energy. For a given energy, the penetration depth is approximately in inverse proportion to the particle mass. There is most radiation damage at the end of the particle range, as illustrated in Fig.7. Some of the defects created by irradiation are unstable and can be annealed out at temperatures close to the working temperatures of the devices. As this can lead to undesirable changes in parameters, devices are



Fig.8. Distribution of recombination centres created by high energy electron irradiation

annealed at 250°C to 300°C for up to several hours after irradiation, to ensure long term operational stability.

Gamma radiation is able to penetrate very deeply, allowing the carrier lifetime in metallised and encapsulated devices to be modified. However, this can damage the p-n junction surface termination and degrade its reverse blocking characteristics.

Electron irradiation is commonly used. After metallisation but before encapsulation, devices are bombarded with electrons of several MeV energy. These penetrate the silicon to a depth of several mm (e.g. >6 mm for 3 MeV electrons) and create defects quite homogeneously through the device structure, as indicated in Fig.8. The concentration of deep levels is proportional to the radiation dose  $\Phi$  applied, so the carrier lifetime [26] depends on the radiation dose as

$$\tau = \frac{\tau_0}{1 + \tau_0 K \Phi},\tag{9}$$

where  $\tau_0$  is carrier lifetime before irradiation and K is assumed to be a damage factor. The reproducibility of the process is excellent because the dosage can be monitored accurately.

Electron irradiation is often used for homogenisation of carrier lifetime distribution in large-area devices. Fig.9. shows an example of the change in carrier lifetime distribution with the electron irradiation measured on structures of reverse blocking GTO (the static method [27] was used). With the irradiation dose applied, the carrier lifetime decreases according to (8) and the carrier lifetime dispersion becomes lower. On the other hand, homogeneous distribution of carrier lifetime in the device volume may be not optimal for a trade-off of dynamic and static parameters. High radiation doses deteriorate the parameters of voltage controlled devices (power MOSFETs and IGBTs) [28].

Proton and alpha irradiation. Protons [29] have a much shorter penetration depth than electrons. This varies, as a function of the particle energy, from a few to several hundred microns. Irradiation with alpha particles [30], ions of He++, causes similar effects to proton bombardment. Because their mass is greater, higher particle energies (typically ~10 MeV) are needed to give the same penetration depth. Proton and He<sup>++</sup> penetration depth in silicon as a function of energy are shown in Fig.10. An increase in radiation damage at the end of the range allows a well-defined thin layer of reduced lifetime to be created at a depth below the surface that is controlled by the bombardment energy [31]. In this way, the trade-off between the static and dynamic parameters of bipolar power devices can be optimised. The trapping levels that mainly arise from vacancy complexes but also from implanted hydrogen are shown in Fig.4.

.Both proton and alpha irradiation have to be performed under vacuum with the result that equipment costs are high. However, these techniques can shorten the carrier lifetime in a well determined part of the device structure and they are used as a very powerful tool for device parameter trade-off. The use of this technique for high voltage devices is limited by the shallow doping [32] introduced by both hydrogen and helium, which can have



Fig.9. An example of the change of carrier lifetime dispersion in dependence on electron irradiation dose

a detrimental influence on the blocking voltage of power devices if high irradiation fluencies or wrong annealing conditions are chosen.



Fig.10. Penetration depth of  $H^+$  and  $He^{++}$  ions in crystaline Si as a function of energy

# C. Combination of techniques

To obtain special profiles of recombination centres, the techniques discussed above can be combined. It is possible to combine light ion (H<sup>+</sup> or He<sup>++</sup>) irradiation with electron irradiation to suppress the dynamic avalanche during fast reverse recovery of power diodes. A change in profiles of fast diffusing metal impurities by high energy particles irradiation preceding the diffusion was suggested in [33]. Local lifetime control using platinum diffusion after light ion irradiation was studied in [34], and local lifetime control using palladium diffusion enhanced by radiation defects was used in [35]. These methods bring new tools for improving recombination centre profile and consequently, device parameters and reliability.

# VI. CONCLUSION

Carrier lifetime tailoring is very important for obtaining an optimum combination both static and dynamic parameters. This paper reviewed some of classical and advanced methods of carrier lifetime control that can be used for both prolongation and shortening carrier lifetime. Possibilities of reaching homogeneous or construction specific carrier lifetime distribution in the device structures have been discussed.

#### REFERENCES

- [1] D.K.Schroder, "Carrier lifetimes in silicon", IEEE Trans. Electron Devices, **ED-44**, p.160 (1997)
- [2] S.K.Ghandi, Semiconductor Power Devices, Wiley, New York, 1977
  [3] R.N.Hall, "Electron-hole recombination in germanium", Phys.Rev., 87, p.387 (1952)
- [4] W.Shockley and W.T.Read, "Statistics of the recombination of holes and electrons", Phys. Rev.,87, p.835, (1952)
- [5] V.K Khanna; Physical understanding and technological control of carrier lifetimes in semiconductor materials and devices: A critical and conceptual development, state of art and applications, Progress in Quantum Electronics 29 (2005), 59-163
- [6] C.T Sah, R.N.Noyce and W.Schockley: Carrier generation nd recombination in P-N junctions and P-N junction characteristics, Proceedings of IRE, 45 (1957), 1228-1243
- [7] Benda, V.: The influence of the copper diffusion on parameters of power diodes, Proc. MIEL'89 Conf. (Nis,1989), Vol.2, pp.725-730
- [8] A.G. Milnes, *Deep Impurities in Semiconductors*, J.Wiley & Sons, New York, 1973
- [9] Weber E.: Transition Metals in Silicon, Applied Physics, A 30, 1983, 1-22
- [10] Benda, V.: A Note on Trap Recombination in High Voltage Device Structures. *Microelectronics Reliability*. 2005, vol. 2005, no. 45, s. 397-401

- [11]. Benda, V., Gowar J., .Grant, D.A: Power Semiconductor Devices: Theory and Applications, Wiley, Chichester, 1999
- [12] M.C.Johnson, et al., Correlation between local segments characteristics and dynamic current redistribution in GTO power thyristors, IEE trans. On Electron Devices, 41, 1994, 793
- [13] Schulze, H.-J., Kolbesen, B.O., Influence of silicon crzstal defects and contamination on electrical behaviour of power devices, Solid-State Electronics, Vol.42, 1998, 2187-2197
- [14] Gilles, O., Ewe, H.: Gettering phenomena in silicon, Semiconductor Silicon 1994 (ed.H.R.Huff, W.Bergholz, K.Sumino), p.772, 1994
- [15] B.J.Baliga, Power Semiconductor Devices, PWS Publishing Company (1996
- [16] Benda, V.: Design considerations for fast soft reverse recovery diodes, Proc. EPE'93 Conf., Vol.2, pp.288-292
- [17]Lutz , J., Axial Recombination Centre Technology for Freewheeling Diodes, Proceedings EPE'97, Trondheim, (1997) 1.502 6.
- [18] W.M. Bullis, "Properties of Gold in Silicon", Solid State Electronics, Vol.9, p.143, (1966)
- [19] K.P. Lisiak, A.G. Milnes, Platinum as a lifetime control deep impurity in silicon, Journal of applied Physics, 46, (1975), 5229-35
- [20] V. Benda, et al., Deep energy levels in power diodes introduced by palladium diffusion, Proc. ISSE'95 (1995), 172-177
- [21] V. Benda, D.Stepkova and J.Fucikova, "Deep levels in N-type silicon introduced by palladium diffusion", Proc. CAS-95 Conf, p.163, (Sinaia, 1995)
- [22] Benda, V. Cerník, M. Stepkova, D.: Deep energy levels in power diodes introduced by iridium difusion. *Microelectronics Journal*. 1998, vol. 29, no. 1, s. 695-699
- [23] V. Benda, M. Cernik, Fast soft reverse recovery diodes and thyristors wuth axial lifetime profile created by iridium diffusion, Proc. IPEMC'2004, vol.1. (2004), 332-337
- [24] Frisina, F., et al: Application of Ion Implantation to the Control of Dynamic Characteristics in Power Devices, Proc. EPE-MADEP, **0**-053, 1001
- [25] A. Holmes-Siedle, L. Adams, Handbook on Radiation Effects, Oxford University Prass, New York, 1994
- [26] R.O. Carlson, Y.S.Sun, H.B.Assalit, Lifetime kontrol in silicon power device by elektron or gamma irradiation, IEEE Transaction on Elektron Device, ED-24 (1977) 1103-1108
- [27] Benda, V., Kozisek, J.: In-Process Monitoring of Carrier Lifetime Distribution in Technology of Large-Area Power Semiconductor Devices, Proc. PEMC'98 Conf. (Prague, 1998), Vol..1, p.1-26
- [28] Stojadinovic, N. et al: Modeling radiation-induced mobility degradation in MOSFETs, Phys. Stat. Sol.(a), 169, p.63, 1998
- [29] Wondrak, W., Nowak, D. and Thomas, B: Proton implantation for power silicon devices, Proc. ISPSD'88, (1988), 147
- [30] Wondrak, W. and Boos, A.: Helium implantation for lifetime control in silicon power devices, Proc.ESSDERC'87, (1987), 649
- [31] P.Hazdra, J. Vobecky, Application of high energy ion beams for local lifetime control in silicon, Material Science Forum, vols.248-249 (1997), 225-228
- [32] Siemieniec R., Schulze H.-J., Niedernostheide F.-J., Südkamp W., Lutz J., Compensation and doping effects in heavily helium-radiated silicon for power device applications, Microelectronics Journal, 2006, 37, pp. 204-212
- [33] M. Skaloud, V. Benda, Czechoslovak Author certificate AO2643, (1990)
- [34] B. Holm, K.B. Nielsen, Spatial confinement and saturation of substitutional platinum by diffusion into ion-beam damaged silicon, Journal of Applied Physics, **78**, 5970-5974, 1995
- [35] J. Vobecky, P. Hazdra, Local lifetime control by means of palladium, Proc. ISPS'06, 2006, 217-221

Vitezslav Benda was born in Dvur Kralove n.L. (Czech Republic) in 1944. He graduated at MSc level in Solid State Physics at the Czech Technical University in Prague in 1967. From 1967 to 1973 he worked in the R&D department of CKD Semiconductors. Since 1973, he has been at the Faculty of Electrical Engineering of the Czech Technical University in Prague, where he was awarded a doctoral degree in



Electrotechnology (PhD) in 1976. Since 2001 he has been a Professor in

Materials and Technology for Electrical and Electronics Engineering at the Department of Electrotechnology of CTU in Prague.

He specialises in electronic materials and devices, especially in the physics, technology and diagnostics of power semiconductor devices and photovoltaics. He was awarded the Czechoslovak State Prize for Technology in 1980 and the Merit Award for inventors in 1989.

Prof. Benda is a Fellow of the IET, and serves as Chairman of the IET Czech Network. He is also a committee member of the Association of Innovative Entrepreneurship of Czech Republic. He has served as a member (or as chairman) of the organising or programme committee of several international conferences and as a referee for IEEE and EPE conferences and international journals and as a guest editor of international journals.