# LabVIEW Project: 4Bit Up Counter with Parellel Load

Team Data

| Name                      | ID       |
|---------------------------|----------|
| Islam Ibrahim Mohamed     | 21010247 |
| Ahmed Walid Hassan        | 21010205 |
| Omar Mohamed AbdelMawgoud | 21010887 |
| Mohamed Elsayed Mohamed   | 21011097 |
| Ahmed Mahmoud Farag       | 21010184 |



#### Objective, How it operates

- Making a 4-bit counter with JK flip-flops.
- Making parallel load counter.

A counter is a fundamental digital electronic circuit that is used to count and keep track of events or occurrences. It is widely employed in various applications, ranging from simple everyday devices to complex digital systems. Counters are designed to increment or decrement their value based on specific input signals, typically synchronized with a clock signal.

Counters are composed of flip-flops, which are basic memory elements, and combinational logic circuits that determine the next state of the counter based on the current state and input signals. The most common type of counter is the binary counter, where each flip-flop represents a binary digit (bit) of the counter's value. For example, a 4-bit counter can count from 0 to 15 in binary or 0 to 9 in decimal.

Counters can operate in different modes, including up-counting (incrementing), down-counting (decrementing), or bidirectional counting (both incrementing and decrementing). They can also have additional features such as parallel load, which allows for immediate loading of a specific value into the counter, as opposed to sequential counting.

Counters find applications in various fields, including digital electronics, computer architecture, communications, control systems, signal processing, and more. They are used for tasks such as event counting, frequency division, timing generation, address generation, and sequence control. In summary, counters are essential components in digital systems that enable the counting and tracking of events. They provide a reliable and efficient way to represent and manipulate numerical values, making them fundamental building blocks in the world of digital electronics.

Parallel load, also known as parallel input or parallel load enable, is a feature found in digital circuits and devices that allows for the instantaneous loading of data in parallel. It provides a means to load a specific value into a register, counter, or other storage elements all at once, rather than sequentially.

In parallel load operations, the input data is typically presented simultaneously to each bit or storage element of the circuit. This is in contrast to serial loading, where data is shifted in bit by bit. By loading data in parallel, the entire value is captured in a single clock cycle, making it faster and more efficient in certain scenarios.

Parallel load capability is often implemented using control signals that enable or disable the loading operation. When the parallel load signal is active, the input data is transferred directly into the storage elements, overriding any previous content. Once the parallel load operation is complete, the circuit resumes its normal operation, such as counting or processing.

The parallel load feature provides flexibility and control in various applications. It allows for the immediate initialization or reconfiguration of a circuit, enabling quick changes to its state or behavior. For example, in a counter with parallel load, the parallel load input allows for setting the counter to a specific value, bypassing the need to increment or decrement sequentially. This is particularly useful when a specific starting point is required or when synchronizing multiple counters. Parallel load operations are commonly used in digital systems, including microprocessors, memory devices, arithmetic circuits, and programmable logic devices. They facilitate efficient data transfer, initialization, and synchronization, enhancing the overall performance and functionality of digital circuits and systems.

### Synchronous Sequential Logic Design



| Present State |       | Next State |       |       | T-F   | T-FF Inputs |       |       |
|---------------|-------|------------|-------|-------|-------|-------------|-------|-------|
| $A_0$         | $A_1$ | $A_2$      | $A_0$ | $A_1$ | $A_2$ | $T_0$       | $T_1$ | $T_2$ |
| 0             | 0     | 0          | 0     | 0     | 1     | 0           | 0     | 1     |
| 0             | 0     | 1          | 0     | 1     | 0     | 0           | 1     | 1     |
| 0             | 1     | 0          | 0     | 1     | 1     | 0           | 0     | 1     |
| 0             | 1     | 1          | 1     | 0     | 0     | 1           | 1     | 1     |
| 1             | 0     | 0          | 1     | 0     | 1     | 0           | 0     | 1     |
| 1             | 0     | 1          | 1     | 1     | 0     | 0           | 1     | 1     |
| 1             | 1     | 0          | 1     | 1     | 1     | 0           | 1     | 1     |
| 1             | 1     | 1          | 0     | 0     | 0     | 0           | 1     | 1     |

After Doing the K-maps we obtain that  $T_i = \prod_{j=0}^{j=i-1} A_i, T_0 = 1$  (EqU) as general eqution for counting up counters.

| CLK        | Load | Count | Function         |
|------------|------|-------|------------------|
| $\uparrow$ | 1    | X     | Load Inputs      |
| $\uparrow$ | 0    | 1     | Count Next State |
|            | 0    | 0     | No Change        |

| Load (L) | Count (C) | Function            | $J_i$ | $K_i$ |
|----------|-----------|---------------------|-------|-------|
| 0        | 0         | No Change           | 0     | 0     |
| 0        | 1         | $\operatorname{Up}$ | (EqU) | (EqU) |
| 1        | X         | Load                | $I_i$ | $I_i$ |

$$J_{i} = L^{'}C.EqU + L.I_{i}$$
$$K_{i} = L^{'}C.EqU + L.I_{i}^{'}$$

### Schematic Diagram



## Project Front Panel



## Project Block Diagram



### Blocks Used in the Whole Project



(d) Block Diagram of 4-Bit And

#### Results

#### Design and Simulation

The 4-bit parallel up counter was implemented using D flip-flops and logic gates in a Graphical programming environment. The counter design was simulated using LabVIEW Simulation Setup

- Clock Frequency: 10 KHz - Initial State: All bits set to zero



