# GD4011B • GD4012B

## 4011B QUAD 2-INPUT NAND GATE

## 4012B DUAL 4-INPUT NAND GATE

DESCRIPTION — These CMOS logic elements provide the positive input NAND function. The outputs are fully buffered for highest noise immunity and pattern insensitivity of output impedance.

#### 4011B LOGIC AND CONNECTION DIAGRAM DIP (TOP V(EW)



### 40128 LOGIC AND CONNECTION DIAGRAM DIP (TOP VIEW)

NOTE: The SO Package have the same pinouts (Connection Diagram) as the Dual In-line Package.



### DC CHARACTERISTICS: VDD as shown, VSS = 0 V (See Note 1)

|        |                            | LIMITS     |                      |     |      |                        |     |     |                        |     |     |       |           |                                         |
|--------|----------------------------|------------|----------------------|-----|------|------------------------|-----|-----|------------------------|-----|-----|-------|-----------|-----------------------------------------|
| SYMBOL | PARAMETER                  |            | V <sub>DD</sub> =5 V |     |      | V <sub>DD</sub> = 10 V |     |     | V <sub>DD</sub> # 15 V |     |     | UNITS | TEMP      | TEST-CONDITIONS                         |
|        |                            |            | MIN                  | TYP | MAX  | MIN                    | TYP | MAX | MIN                    | TYP | MAX |       | Ĺ         | See Note 1                              |
|        | Quiescent                  | ХC         |                      |     | 1    |                        |     | 2   |                        |     | 4   |       | MIN, 25°C |                                         |
| (DD    | Power<br>Supply<br>Current | _~         |                      |     | 7.5  |                        |     | 15  |                        |     | 30  | μА    | MAX       | All inputs at<br>0 V or V <sub>DD</sub> |
|        |                            | ΧM         |                      |     | 0.25 |                        |     | 0.5 |                        |     | 1   | μА    | MIN, 25°C |                                         |
|        |                            | irrent Air |                      |     | 7.5  | <u> </u>               |     | 15  |                        |     | 30  | μ     | MAX       |                                         |

## AC CHARACTERISTICS: VDD as shown, VSS = 0 V, TA = 25°C, 40118 only (See Note 2)

|                  |                        | LIMITS                |     |     |                        |     |     |                       |     |     |       | TEST CONDITIONS         |
|------------------|------------------------|-----------------------|-----|-----|------------------------|-----|-----|-----------------------|-----|-----|-------|-------------------------|
| SYMBOL           | PARAMETER              | V <sub>DD</sub> = 5 V |     |     | V <sub>DD</sub> = 10 V |     |     | V <sub>DD</sub> = 15V |     |     | UNITS | 1                       |
|                  |                        | MIN                   | TYP | MAX | MIN                    | TY₽ | MAX | MIN                   | TYP | MAX |       | See Note 2              |
| tPLH             | Propagation Delay      |                       | 60  | 110 |                        | 25  | 60  |                       | 20  | 48  | ns    | Ct = 50 pF,             |
| tPHL_            |                        |                       | 60  | 110 |                        | 25  | 60  | -                     | 20  | 48  |       | R <sub>L</sub> = 200 kΩ |
| <sup>t</sup> TLH | Output Transition Time |                       | 60  | 135 |                        | 30  | 70  |                       | 20  | 45  | ns    | Input Transition        |
| tTHL .           | Anthor transmit time   |                       | 60  | 135 |                        | 30  | 70  |                       | 20  | 45  | ns    | Times ≤ 20 ns           |

## AC CHARACTERISTICS: VDD as shown, VSS = 0 V, TA = 25°C, 40128 only

|                  | -                       | LIMITS                |     |     |                        |     |     |                       |     |     |       | TEST CONDITIONS         |
|------------------|-------------------------|-----------------------|-----|-----|------------------------|-----|-----|-----------------------|-----|-----|-------|-------------------------|
| SYMBOL           | PARAMETER               | V <sub>DD</sub> = 5 V |     |     | V <sub>DD</sub> = 10 V |     |     | V <sub>DD</sub> = 15V |     |     | UNITS | See Note 2              |
|                  |                         | MIN                   | TYP | MAX | MIN                    | TYP | MAX | MIN                   | TYP | MAX | ]     | OBB NOTE 2              |
| tPLH             | 2                       |                       | 73  | 110 |                        | 33  | 60  |                       | 24  | 48  | ns    | C <sub>L</sub> ≈ 50 pF, |
| TPHL             | Propagation Delay       | <u> </u>              | 85  | 110 |                        | 31  | 60  |                       | 20  | 48  | ms    | R <sub>L</sub> = 200 kΩ |
| <sup>t</sup> TLH | Output Transition Time  |                       | 76  | 135 | 1                      | 37  | 70  |                       | 27  | 45  | ns    | Input Transition        |
| THL              | Oxfor Falls (100) Fills | l                     | 67  | 135 |                        | 25  | 70  |                       | 17  | 45  | ns.   | Times ≤ 20 ns           |

#### NOTES

- Additional DC Characteristics are listed in this section under 4000B Series CMOS Family Characteristics.
- Propagation Delays and Output Transition Times are graphically described in this section under 40008 Series CMOS Family Characteristics.

## GS CMOS - GD4011B - GD4012B

## TYPICAL ELECTRICAL CHARACTERISTICS









