# Tutorial: Acceleration with PYNQ and Vitis HLS

Basics: ZYNQ and PYNC

- ZYNQ and ZYNQ UltraSCALE+
  - FPGA + tightly-integrated CPUs (Arm)
  - SoC (System on Chip)
- PYNQ: Python Productivity for ZYNC
  - Python makes ZYNQ easy-to-use





#### **PS-PL Interfaces**

- ZYNQ PS-PL model
  - PS: Processor System (ARM)
  - PL: Programming Logic (FPGA)
  - reference: PS/PL Interfaces



PYNQ provides Linux drivers for PS-PL interfaces



### **PYNQ Framework**



Overlays are a bridging abstraction, which wraps hardware libraries (*IP*s) and enable software developers to access them

For more information, vitis the PYNQ Docs: PYNQ Overlays

### **PYNQ** works with Vivado

- PYNQ passes the Vivado metadata file to the target platform (ZYNQ)
  - IPs in the bitstream
  - can be exported from Vivado
- ZYNQ parses the Vivado metadate to:
  - set Zynq clock frequencies automatically
  - assign drivers for every IP
- PYNQ create a Python dictionary for the IPs in the bitstream
  - enables bitstream metadata to be queried and modified in Python at time



### **PYNQ Benefits**

- PYNQ makes Zynq accessible to non-traditional customers
- PYNQ delivers open source benefits
  - github.com/Xilinx/PYNQ
- PYNQ enables highly-productive
  - prototyping \ debug \ evaluation
  - Typically, debug of IP uses C/C++ with SDK
    - PYNQ enables Python to execute on target.
    - More convenient!
- PYNQ documantation is good.
  - pynq.readthedocs.io
- "PYNQ makes FPGAs FUN again!"
- Vitis pynq.io for more information!

```
from pynq import MMIO

# Map registers to MMIO instance
my_ip = MMIO(my_ip_addr, LENGTH)

# Write 0x1 to start IP
my_ip.write(CONTROL_REGISTER, 0x1)
# Check status register
my_ip.read(STATUS_REGISTER)
```

### A Simple Example: Adder

 We'll show the PYNQ acceleration flow with a simple adder kernel.

- The tutorial generally has the following four steps:
  - a. \*Design the adder kernel with Vitis HLS
  - b. \*Generate the Overlay with Vivado
  - c. Write the Overly onto the board
  - d. Evaluate through PYNQ

Steps with \* doesn't require a board aside

Reference: PYNQ Docs: Overlay Design Methodology

## Create HLS project

- Open Vitis HLS
- Create New Project
  - adder
  - add source files: adder.[hpp/cpp]
  - add test bench files: adder[\_tb].cpp
  - set period (clock cycle)
  - choose the **board** (xc7z020clg400-1)
- Set top function
- Run C-Simulation \ C-Synthesis \ Export RTL

```
open_project adder
set_top add
add_files adder_srcs/adder.h
add_files adder_srcs/adder.cpp
add_files -tb adder_srcs/adder.cpp
add_files -tb adder_srcs/adder.cpp
open_solution "solution1" -flow_target vivado
set_part {xc7z020-clg400-1}
create_clock -period 10 -name default
csim_design
csynth_design
export_design -rtl verilog -format ip_catalog
```

### Create Project in Vivado

- Create project and name it scalar\_add\_proj
  - choose do not specify sources
  - select pynq-z2 board
- Add HLS IP
  - Click Tools > Settings > IP > Repository > "+"
  - choose your HLS project directory

vivado -mode tcl create\_project scalar\_add\_proj ./scalar\_add\_proj -part xc7z020clg400-1 set\_property board\_part tul.com.tw:pynq-z2:part0:1.0 [current\_project] set\_property ip\_repo\_paths path\_to\_hls\_project [current\_project] update\_ip\_catalog

### Create Block Design

- Click "Create Block Design" under "IP Integrator" in Project Manager
- Click "+", add "ZYNQ7 Processing System"





#### HLS IP and AXI DMA IP

- Add the HLS IP "Add"
  - rename it to "scalar\_add"



create\_bd\_cell -type ip -vlnv xilinx.com:hls:add:1.0 add\_0 set\_property name scalar\_add [get\_bd\_cells add\_0]

#### Automatic connections

- Click on Run Block Automation
- Click on Run Connection Automation and select all.

```
apply_bd_automation -rule xilinx.com:bd_rule:processing_system7 -config {make_external "FIXED_IO, DDR" apply_board_preset "1" Master "Disable" Slave "Disable" } [get_bd_cells processing_system7_0]
```

apply\_bd\_automation -rule xilinx.com:bd\_rule:axi4 -config { Clk\_master {Auto} Clk\_slave {Auto} Clk\_xbar {Auto} Master {/processing\_system7\_0/M\_AXI\_GP0} Slave {/scalar\_add/s\_axi\_control} ddr\_seg {Auto} intc\_ip {New AXI Interconnect} master\_apm {0}} [get\_bd\_intf\_pins scalar\_add/s\_axi\_control]

# Automatic connections (2)



#### Generate bitstream

- Save your design CTRL+S or File > Save Block Design
- Validate your design: Tools > Validate Design
- In Sources, right click on design\_1, and Create HDL Wrapper.
   Now you should have design\_1\_wrapper.
- Generate bitstream by clicking on Generate Bitstream

```
save_bd_design
validate_bd_design
make_wrapper -files
[get_files ./scalar_add_proj/scalar_add_proj.srcs/sources_1/bd/design_1/design_1.bd] -top
add_files -
norecurse ./scalar_add_proj/scalar_add_proj.gen/sources_1/bd/design_1/hdl/design_1_wrapper.v
launch_runs impl_1 -to_step write_bitstream -jobs 12
```

### Implement and Export

- Get design\_1\_wrapper.bit from ./scalar\_add\_proj /scalar\_add\_proj.runs/impl\_1
- Get design\_1.hwh from ./scalar\_add\_proj /scalar\_add\_proj.gen/sources\_1/bd/design\_1/hw\_handoff
- Rename them to scalar\_add.[bit/hwh]
- Put them under directory scalar\_add

# Power, SD card, Ethernet



### Prepare PYNQ Jupyter Notebook

- Change the Ethernet setting
  - lpv4: 192.168.2.1 mask:255.255.255.0
- Move scalar\_add file to pynq\overlays
  - windows: \\pynq\xilinx\pynq\overlays
  - mac\ubuntu: smb://192.168.2.99/xilinx /pynq/overlays
  - https://ag.montana.edu/it/support/smb-macs.html
  - Both username and password are xilinx
- Open the jupyter website, click New Python 3
  - http://192.168.2.99
  - Password is xilinx



### Prepare PYNQ Jupyter Notebook

from pynq import Overlay

overlay = Overlay("/home/xilinx/pynq/overlays/scalar\_add/scalar\_add.bit")

add\_ip = overlay.scalar\_add

#### Interact with the Board

// 0x10 : Data signal of a Write IP port with the IP's SW/HW mappin@

```
// 0x18 : Data signal of b
add_ip.write(0x10, 4)
                                                                                    bit 31~0 - b[31:0] (Read/Write)
                                                                          // 0x1c : reserved
add ip.write(0x18, 5)
                                                                          // 0x20 : Data signal of c
                                                                                    bit 31~0 - c[31:0] (Read)
```

 Check IP's register\_map add\_ip.register\_map

```
Out[11]: RegisterMap {
            a = Register(a=4),
            b = Register (b=5),
            c = Register(c=9),
            c_ctrl = Register(c_ap_vld=1, RESERVED=0)
```

bit 31~0 - a[31:0] (Read/Write)

Read result from IP port

```
add_ip.read(0x20)
```

# Play with LEDs

http://192.168.2.99:9090/notebooks/base/board/board\_btns\_leds.ipynb

• on, off, toggle

#### Next

- Feel free to explore Section <u>Overlay Design Methodology</u> and <u>Tutorial</u>
- . PYNQ community provides some good tutorials:
  - VSCode development
  - Xilinx's PYNQ Workshop
  - An Matmult example
- Reference:
  - ug892-vivado-design-flows-overview
  - ug994-vivado-ip-subsystems
  - ug835-vivado-tcl-commands