

# 4/8 Channel Fault-Protected Analog Multiplexers

## ADG508F/ADG509F/ADG528F\*

#### **FEATURES**

Low On Resistance (300 Ω Typ)
Fast Switching Times

t<sub>ON</sub> 250 ns Max

t<sub>OFF</sub> 250 ns Max

Low Power Dissipation (3.3 mW Max)
Fault and Overvoltage Protection (-40 V to +55 V)
All Switches OFF with Power Supply OFF
Analog Output of ON Channel Clamped within Power
Supplies if an Overvoltage Occurs
Latch-Up Proof Construction
Break before Make Construction
TTL and CMOS Compatible Inputs

#### **APPLICATIONS**

Existing Multiplexer Applications (Both Fault-Protected and Nonfault-Protected)

New Designs Requiring Multiplexer Functions

#### GENERAL DESCRIPTION

The ADG508F, ADG509F, and ADG528F are CMOS analog multiplexers, the ADG508F and ADG528F comprising eight single channels and the ADG509F comprising four differential channels. These multiplexers provide fault protection. Using a series n-channel, p-channel, n-channel MOSFET structure, both device and signal source protection is provided in the event of an overvoltage or power loss. The multiplexer can withstand continuous overvoltage inputs from –40 V to +55 V. During fault conditions, the multiplexer input (or output) appears as an open circuit and only a few nanoamperes of leakage current will flow. This protects not only the multiplexer and the circuitry driven by the multiplexer, but also protects the sensors or signal sources that drive the multiplexer.

The ADG508F and ADG528F switch one of eight inputs to a common output as determined by the 3-bit binary address lines A0, A1, and A2. The ADG509F switches one of four differential inputs to a common differential output as determined by the 2-bit binary address lines A0 and A1. The ADG528F has on-chip address and control latches that facilitate microprocessor interfacing. An EN input on each device is used to enable or disable the device. When disabled, all channels are switched OFF.

### PRODUCT HIGHLIGHTS

1. Fault Protection.

The ADG508F/ADG509F/ADG528F can withstand continuous voltage inputs from –40 V to +55 V. When a fault occurs due to the power supplies being turned off, all the channels are turned off and only a leakage current of a few nanoamperes flows.

\*Patent Pending.

### REV. D

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

#### FUNCTIONAL BLOCK DIAGRAMS



- 2. ON channel turns off while fault exists.
- 3. Low RON
- 4. Fast Switching Times.
- Break-Before-Make Switching.
   Switches are guaranteed break-before-make so that input signals are protected against momentary shorting.
- Trench Isolation Eliminates Latch-up.
   A dielectric trench separates the p and n-channel MOSFETs thereby preventing latch-up.

### ORDERING GUIDE

| Model      | Temperature Range | Package Option* |
|------------|-------------------|-----------------|
| ADG508FBN  | -40°C to +85°C    | N-16            |
| ADG508FBRN | -40°C to +85°C    | R-16N           |
| ADG508FBRW | -40°C to +85°C    | R-16W           |
| ADG509FBN  | -40°C to +85°C    | N-16            |
| ADG509FBRN | -40°C to +85°C    | R-16N           |
| ADG509FBRW | -40°C to +85°C    | R-16W           |
| ADG528FBN  | -40°C to +85°C    | N-18            |
| ADG528FBP  | -40°C to +85°C    | P-20A           |

\*N = Plastic DIP; P = Plastic Leaded Chip Carrier (PLCC); RN = 0.15" Small Outline IC (SOIC), RW = 0.3" Small Outline IC (SOIC).

# ADG508F/ADG509F/ADG528F—SPECIFICATIONS

**Dual Supply**  $(V_{DD} = +15 \text{ V} \pm 10\%, V_{SS} = -15 \text{ V} \pm 10\%, \text{ GND} = 0 \text{ V}, \text{ unless otherwise noted})$ 

|                                                                                  | B Version<br>-40°C to |                    |                  |                                                                                                                         |  |
|----------------------------------------------------------------------------------|-----------------------|--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| Parameter                                                                        | +25°C                 | -40 C to<br>+85°C  | Unit             | Test Conditions/Comments                                                                                                |  |
| ANALOG SWITCH                                                                    |                       |                    |                  |                                                                                                                         |  |
| Analog Signal Range                                                              |                       | $V_{SS} + 3$       | V min            |                                                                                                                         |  |
|                                                                                  |                       | $V_{\rm DD} - 1.5$ | V max            |                                                                                                                         |  |
| $R_{ON}$                                                                         | 300                   | 350                | Ω typ            | $-10 \text{ V} \le \text{V}_{\text{S}} \le +10 \text{ V}, \text{I}_{\text{S}} = 1 \text{ mA};$                          |  |
|                                                                                  |                       |                    |                  | $V_{DD} = +15 \text{ V} \pm 10\%, V_{SS} = -15 \text{ V} \pm 10\%$                                                      |  |
|                                                                                  |                       | 400                | Ω max            | $-10 \text{ V} \le \text{V}_{\text{S}} \le +10 \text{ V}, \text{I}_{\text{S}} = 1 \text{ mA};$                          |  |
|                                                                                  |                       |                    |                  | $V_{DD} = +15 \text{ V} \pm 5\%, V_{SS} = -15 \text{ V} \pm 5\%$                                                        |  |
| R <sub>ON</sub> Drift                                                            | 0.6                   |                    | %/°C typ         | $V_S = 0 \text{ V}, I_S = 1 \text{ mA}$                                                                                 |  |
| R <sub>ON</sub> Match                                                            | 5                     |                    | % max            | $V_S = 0 \text{ V}, I_S = 1 \text{ mA}$                                                                                 |  |
| LEAKAGE CURRENTS                                                                 |                       |                    |                  |                                                                                                                         |  |
| Source OFF Leakage I <sub>S</sub> (OFF)                                          | ±0.02                 |                    | nA typ           | $V_D = \pm 10 \text{ V}, V_S = \mp 10 \text{ V};$                                                                       |  |
|                                                                                  | ±1                    | ±50                | nA max           | Test Circuit 2                                                                                                          |  |
| Drain OFF Leakage I <sub>D</sub> (OFF)                                           | $\pm 0.04$            |                    | nA typ           | $V_D = \pm 10 \text{ V}, V_S = \mp 10 \text{ V};$                                                                       |  |
| ADG508F/ADG528F                                                                  | ±1                    | $\pm 60$           | nA max           | Test Circuit 3                                                                                                          |  |
| ADG509F                                                                          | ±1                    | ±30                | nA max           |                                                                                                                         |  |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON)                          | ±0.04                 |                    | nA typ           | $V_S = V_D = \pm 10 \text{ V};$                                                                                         |  |
| ADG508F/ADG528F                                                                  | ±1                    | ±60                | nA max           | Test Circuit 4                                                                                                          |  |
| ADG509F                                                                          | ±1                    | ±30                | nA max           |                                                                                                                         |  |
| FAULT                                                                            |                       |                    |                  |                                                                                                                         |  |
| Output Leakage Current                                                           | ±0.02                 |                    | nA typ           | $V_S = \pm 33 \text{ V}, V_D = 0 \text{ V}, \text{ Test Circuit } 3$                                                    |  |
| (With Overvoltage)                                                               | ±2                    | $\pm 2$            | μA max           |                                                                                                                         |  |
| Input Leakage Current                                                            | ±0.005                |                    | μA typ           | $V_S = \pm 25 \text{ V}, V_D = \mp 10 \text{ V}, \text{ Test Circuit 5}$                                                |  |
| (With Overvoltage)                                                               | ±2                    |                    | μA max           |                                                                                                                         |  |
| Input Leakage Current                                                            | ±0.001                |                    | μA typ           | $V_S = \pm 25 \text{ V}, V_D = V_{EN} = A0, A1, A2 = 0 \text{ V}$                                                       |  |
| (With Power Supplies OFF)                                                        | ±2                    |                    | μA max           | Test Circuit 6                                                                                                          |  |
| DIGITAL INPUTS                                                                   |                       |                    |                  |                                                                                                                         |  |
| Input High Voltage, V <sub>INH</sub>                                             |                       | 2.4                | V min            |                                                                                                                         |  |
| Input Low Voltage, V <sub>INL</sub>                                              |                       | 0.8                | V max            |                                                                                                                         |  |
| Input Current, I <sub>INL</sub> or I <sub>INH</sub>                              |                       | ±1                 | μA max           | $V_{IN} = 0$ or $V_{DD}$                                                                                                |  |
| C <sub>IN</sub> , Digital Input Capacitance                                      | 5                     |                    | pF typ           |                                                                                                                         |  |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                                             |                       |                    |                  |                                                                                                                         |  |
| t <sub>TRANSITION</sub>                                                          | 200                   |                    | ns typ           | $R_L = 1 \text{ M}\Omega, C_L = 35 \text{ pF};$                                                                         |  |
|                                                                                  | 300                   | 400                | ns max           | $V_{S1} = \pm 10 \text{ V}, V_{S8} = \pm 10 \text{ V}; \text{ Test Circuit 7}$                                          |  |
| $t_{OPEN}$                                                                       | 50                    |                    | ns typ           | $R_L = 1 \text{ k}\Omega, C_L = 35 \text{ pF};$                                                                         |  |
|                                                                                  | 25                    | 10                 | ns min           | $V_S = 5 V$ ; Test Circuit 8                                                                                            |  |
| $t_{ON}$ (EN, $\overline{WR}$ )                                                  | 200                   |                    | ns typ           | $R_L = 1 \text{ k}\Omega, C_L = 35 \text{ pF};$                                                                         |  |
| <u>—</u>                                                                         | 250                   | 400                | ns max           | $V_S = 5 \text{ V}$ ; Test Circuit 9                                                                                    |  |
| $t_{OFF}$ (EN, $\overline{RS}$ )                                                 | 200                   |                    | ns typ           | $R_{L} = 1 \text{ k}\Omega, C_{L} = 35 \text{ pF};$                                                                     |  |
| 0 11 771                                                                         | 250                   | 400                | ns max           | $V_S = 5 \text{ V}$ ; Test Circuit 9                                                                                    |  |
| t <sub>SETT</sub> , Settling Time                                                |                       | •                  |                  | D 110 C 25 E                                                                                                            |  |
| 0.1%                                                                             |                       | 1                  | μs typ           | $R_{L} = 1 \text{ k}\Omega, C_{L} = 35 \text{ pF};$                                                                     |  |
| 0.01%<br>ADC529F Oute                                                            |                       | 2.5                | μs typ           | $V_S = 5 \text{ V}$                                                                                                     |  |
| ADG528F Only                                                                     | 100                   | 120                |                  |                                                                                                                         |  |
| t <sub>w</sub> , Write Pulsewidth                                                | 100                   | 120                | ns min           |                                                                                                                         |  |
| t <sub>S</sub> , Address, Enable Setup Time                                      |                       | 100                | ns min           |                                                                                                                         |  |
| t <sub>H</sub> , Address, Enable Hold Time<br>t <sub>RS</sub> , Reset Pulsewidth |                       | 10<br>100          | ns min<br>ns min |                                                                                                                         |  |
| Charge Injection                                                                 | 4                     | 100                | pC typ           | $V_S = 0 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF}; \text{ Test Circuit } 12$                                       |  |
| OFF Isolation                                                                    | 68                    |                    | dB typ           | $V_S = 0$ V, $K_S = 0$ $\Omega$ , $C_L = 1$ hr; Test Circuit 12<br>$R_L = 1$ k $\Omega$ , $C_L = 15$ pF, $f = 100$ kHz; |  |
|                                                                                  | 50                    |                    | dB typ           | $V_S = 7 \text{ V rms}$ ; Test Circuit 13                                                                               |  |
| $C_{S}$ (OFF)                                                                    | 5                     |                    | pF typ           | . 5 . , Imb, Test Offent 15                                                                                             |  |
| $C_{\rm D}$ (OFF)                                                                |                       |                    | F- 13P           |                                                                                                                         |  |
| ADG508F/ADG528F                                                                  | 50                    |                    | pF typ           |                                                                                                                         |  |
| ADG509F                                                                          | 25                    |                    | pF typ           |                                                                                                                         |  |
| POWER REQUIREMENTS                                                               |                       |                    | I -JF            |                                                                                                                         |  |
| I <sub>DD</sub>                                                                  | 0.1                   | 0.2                | mA max           | $V_{IN} = 0 \text{ V or 5 V}$                                                                                           |  |
| $I_{SS}$                                                                         | 0.1                   | 0.1                | mA max           | . 114                                                                                                                   |  |
| -JJ                                                                              |                       | V.2                |                  |                                                                                                                         |  |

-2-

NOTES <sup>1</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

Table I. ADG508F Truth Table

| <b>A2</b> | A1 | A0 | EN | ON Switch |  |
|-----------|----|----|----|-----------|--|
| X         | X  | X  | 0  | NONE      |  |
| 0         | 0  | 0  | 1  | 1         |  |
| 0         | 0  | 1  | 1  | 2         |  |
| 0         | 1  | 0  | 1  | 3         |  |
| 0         | 1  | 1  | 1  | 4         |  |
| 1         | 0  | 0  | 1  | 5         |  |
| 1         | 0  | 1  | 1  | 6         |  |
| 1         | 1  | 0  | 1  | 7         |  |
| 1         | 1  | 1  | 1  | 8         |  |
|           |    |    |    |           |  |

Table II. ADG509F Truth Table

| A1 | A0 | EN | ON Switch Pair |
|----|----|----|----------------|
| X  | X  | 0  | NONE           |
| 0  | 0  | 1  | 1              |
| 0  | 1  | 1  | 2              |
| 1  | 0  | 1  | 3              |
| 1  | 1  | 1  | 4              |

X = Don't Care

X = Don't Care

### Table III. ADG528F Truth Table

| A2 | A1 | A0 | EN | WR | RS | ON Switch                                 |
|----|----|----|----|----|----|-------------------------------------------|
| X  | X  | X  | X  | Ŧ  | 1  | Retains Previous Switch Condition         |
| X  | X  | X  | X  | X  | 0  | NONE (Address and Enable Latches Cleared) |
| X  | X  | X  | 0  | 0  | 1  | NONE                                      |
| 0  | 0  | 0  | 1  | 0  | 1  | 1                                         |
| 0  | 0  | 1  | 1  | 0  | 1  | 2                                         |
| 0  | 1  | 0  | 1  | 0  | 1  | 3                                         |
| 0  | 1  | 1  | 1  | 0  | 1  | 4                                         |
| 1  | 0  | 0  | 1  | 0  | 1  | 5                                         |
| 1  | 0  | 1  | 1  | 0  | 1  | 6                                         |
| 1  | 1  | 0  | 1  | 0  | 1  | 7                                         |
| 1  | 1  | 1  | 1  | 0  | 1  | 8                                         |

X = Don't Care

### **TIMING DIAGRAMS (ADG528F)**



Figure 1 shows the timing sequence for latching the switch address and enable inputs. The latches are level sensitive; therefore, while  $\overline{WR}$  is held low, the latches are transparent and the switches respond to the address and enable inputs. This input data is latched on the rising edge of  $\overline{WR}$ .



Figure 2.

Figure 2 shows the Reset Pulsewidth,  $t_{RS}$ , and the Reset Turn-off Time,  $t_{OFF}$  ( $\overline{RS}$ ).

Note: All digital input signals rise and fall times are measured from 10% to 90% of 3 V.  $t_R$  =  $t_F$  = 20 ns.

REV. D –3–

### **ABSOLUTE MAXIMUM RATINGS\***

| $(T_A = +25^{\circ}\text{C unless otherwise noted})$             |
|------------------------------------------------------------------|
| $V_{DD}$ to $V_{SS}$                                             |
| $V_{DD}$ to GND0.3 V to +25 V                                    |
| V <sub>SS</sub> to GND +0.3 V to -25 V                           |
| $V_{EN}$ , $V_A$ Digital Input 0.3 V to $V_{DD}$ + 2 V or 20 mA, |
| Whichever Occurs First                                           |
| $V_S$ , Analog Input Overvoltage with Power ON $V_{SS}$ – 25 V   |
| to $V_{DD} + 40 \text{ V}$                                       |
| V <sub>S</sub> , Analog Input Overvoltage with Power OFF         |
|                                                                  |
| Continuous Current, S or D                                       |
| Peak Current, S or D                                             |
| (Pulsed at 1 ms, 10% Duty Cycle max) 40 mA                       |
| Operating Temperature Range                                      |
| Industrial (B Version)40°C to +85°C                              |
| Storage Temperature Range65°C to +150°C                          |
| Junction Temperature                                             |
| Plastic Package                                                  |
| $\theta_{IA}$ , Thermal Impedance                                |
| 16-Lead                                                          |
| 18-Lead 110°C                                                    |
| Lead Temperature, Soldering (10 sec) 260°C                       |
| SOIC Package                                                     |
| $\theta_{IA}$ , Thermal Impedance                                |
| Narrow Body                                                      |
| Wide Body                                                        |
| Lead Temperature, Soldering                                      |
| Vapor Phase (60 sec)                                             |
| Infrared (15 sec)                                                |
| PLCC Package                                                     |
| $\theta_{IA}$ , Thermal Impedance 90°C/W                         |
| Lead Temperature, Soldering                                      |
| Vapor Phase (60 sec)                                             |
| Infrared (15 sec)                                                |

<sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

### ADG508F/ADG509F PIN CONFIGURATIONS

DIP/SOIC DIP/SOIC



### **ADG528F PIN CONFIGURATIONS**

DIP PLCC





### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG508F/ADG509F/ADG528F features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



-4- REV. D

### **TERMINOLOGY**

 $V_{\rm DD}$ Most Positive Power Supply Potential.  $V_{SS}$ Most Negative Power Supply Potential. **GND** Ground (0 V) Reference. Ron Ohmic Resistance between D and S. Change in R<sub>ON</sub> when temperature changes R<sub>ON</sub> Drift by one degree Celsius. Ron Match Difference between the R<sub>ON</sub> of any two channels. I<sub>S</sub> (OFF) Source leakage current when the switch is off. I<sub>D</sub> (OFF) Drain leakage current when the switch is off.  $I_D$ ,  $I_S$  (ON) Channel leakage current when the switch is on.  $V_D(V_S)$ Analog Voltage on Terminals D, S. Channel input capacitance for "OFF" condition. C<sub>S</sub> (OFF) C<sub>D</sub> (OFF) Channel output capacitance for "OFF" condition.  $C_D$ ,  $C_S$  (ON) "ON" Switch Capacitance.  $C_{IN}$ Digital Input Capacitance.  $t_{ON}$  (EN) Delay time between the 50% and 90% points of the digital input and switch "ON" condition. Delay time between the 50% and 90% points of toff (EN) the digital input and switch "OFF" condition. Delay time between the 50% and 90% points t<sub>TRANSITION</sub> of the digital inputs and the switch "ON" condition when switching from one address state to another. "OFF" time measured between 80% points of topen both switches when switching from one address state to another.  $V_{INI}$ . Maximum input voltage for Logic "0". Minimum input voltage for Logic "1".  $V_{INH}$  $I_{INI.}(I_{INH})$ Input current of the digital input. Off Isolation A measure of unwanted signal coupling through an "OFF" channel. Charge A measure of the glitch impulse transferred Injection from the digital input to the analog output

during switching.

 $I_{DD}$ 

 $I_{SS}$ 

Positive Supply Current.

Negative Supply Current.

## **Typical Performance Characteristics**



TPC 1. On Resistance as a Function of  $V_D$  ( $V_S$ )



TPC 2. Input Leakage Current as a Function of  $V_S$  (Power Supplies OFF) During Overvoltage Conditions



TPC 3. Output Leakage Current as a Function of  $V_S$  (Power Supplies ON) During Overvoltage Conditions

REV. D –5–



TPC 4. On Resistance as a Function of  $V_D\left(V_S\right)$  for Different Temperatures



TPC 5. Input Leakage Current as a Function of  $V_S$  (Power Supplies ON) During Overvoltage Conditions



TPC 6. Leakage Currents as a Function of  $V_D$  ( $V_S$ )



TPC 7. Leakage Currents as a Function of Temperature



TPC 8. Switching Time vs. Power Supply



TPC 9. Switching Time vs. Temperature

-6- REV. D

#### THEORY OF OPERATION

The ADG508F/ADG509F/ADG528F multiplexers are capable of withstanding overvoltages from -40~V to +55~V, irrespective of whether the power supplies are present or not. Each channel of the multiplexer consists of an n-channel MOSFET, a p-channel MOSFET, and an n-channel MOSFET, connected in series. When the analog input exceeds the power supplies, one of the MOSFETs will switch off, limiting the current to submicroamp levels, thereby preventing the overvoltage from damaging any circuitry following the multiplexer. Figure 3 illustrates the channel architecture that enables these multiplexers to withstand continuous overvoltages.

When an analog input of  $V_{SS}$  + 3 V to  $V_{DD}$  – 1.5 V is applied to the ADG508F/ADG509F/ADG528F, the multiplexer behaves as a standard multiplexer, with specifications similar to a standard multiplexer, for example, the on-resistance is 400  $\Omega$  maximum. However, when an overvoltage is applied to the device, one of the three MOSFETs will turn off.

Figures 3 to 6 show the conditions of the three MOSFETs for the various overvoltage situations. When the analog input applied to an ON channel approaches the positive power supply line, the n-channel MOSFET turns OFF since the voltage on the analog input exceeds the difference between  $V_{\rm DD}$  and the n-channel



Figure 3. +55 V Overvoltage Input to the ON Channel



Figure 4. –40 V Overvoltage on an OFF Channel with Multiplexer Power ON

threshold voltage ( $V_{\rm TN}$ ). When a voltage more negative than  $V_{\rm SS}$  is applied to the multiplexer, the p-channel MOSFET will turn off since the analog input is more negative than the difference between  $V_{\rm SS}$  and the p-channel threshold voltage ( $V_{\rm TP}$ ). Since  $V_{\rm TN}$  is nominally 1.5 V and  $V_{\rm TP}$  is typically 3 V, the analog input range to the multiplexer is limited to –12 V to +13.5 V when a ±15 V power supply is used.

When the power supplies are present but the channel is off, again either the p-channel MOSFET or one of the n-channel MOSFETs will turn off when an overvoltage occurs.

Finally, when the power supplies are off, the gate of each MOSFET will be at ground. A negative overvoltage switches on the first n-channel MOSFET but the bias produced by the overvoltage causes the p-channel MOSFET to remain turned off. With a positive overvoltage, the first MOSFET in the series will remain off since the gate to source voltage applied to this MOSFET is negative.

During fault conditions, the leakage current into and out of the ADG508F/ADG509F/ADG528F is limited to a few microamps. This protects the multiplexer and succeeding circuitry from over stresses as well as protecting the signal sources which drive the multiplexer. Also, the other channels of the multiplexer will be undisturbed by the overvoltage and will continue to operate normally.



Figure 5. +55 V Overvoltage with Power OFF



Figure 6. -40 V Overvoltage with Power OFF

REV. D –7–

## **Test Circuits**



Test Circuit 1. On Resistance



Test Circuit 2. I<sub>S</sub> (OFF)



Test Circuit 3. I<sub>D</sub> (OFF)



Test Circuit 4. I<sub>D</sub> (ON)



Test Circuit 5. Input Leakage Current (with Overvoltage)



\* SIMILAR CONNECTION FOR ADG508F/ADG509F

Test Circuit 6. Input Leakage Current (with Power Supplies OFF)



\* SIMILAR CONNECTION FOR ADG508F/ADG509F



Test Circuit 7. Switching Time of Multiplexer, t<sub>TRANSITION</sub>

-8- REV. D



Test Circuit 8. Break-Before-Make Delay, t<sub>OPEN</sub>



Test Circuit 9. Enable Delay, t<sub>ON</sub> (EN), t<sub>OFF</sub> (EN)



Test Circuit 10. Write Turn-On Time,  $t_{ON}(\overline{WR})$ 

REV. D –9–



Test Circuit 11. Reset Turn-Off Time,  $t_{OFF}$  ( $\overline{RS}$ )



Test Circuit 12. Charge Injection



\* SIMILAR CONNECTION FOR ADG508F/ADG509F

Test Circuit 13. OFF Isolation

-10- REV. D

### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### 16-Lead Plastic (N-16) 16-Lead SOIC (R-16N) (Narrow Body) 0.840 (21.34) 0.745 (18.92) 0.3937 (10.00) 0.3859 (9.80) 0.280 (7.11) 8 0.240 (6.10) 0.1574 (4.00) <del>444444</del> 0.325 (8.25) 0.2440 (6.20) 0.300 (7.62) 0.1497 (3.80) 0.2284 (5.80) 0.060 (1.52) 0.050 (1.27) 0.068 0.015 (0.38) 0.195 (4.95) 0.115 (2.93) 0.210 (5.33) MAX 0.130 (3.30) MIN PIN 1 0.0688 (1.75) 0.0196 (0.50) 0.0099 (0.25) × 45° 0.160 (4.06) BSC 0.0532 (1.35) 0.015 (0.381) 0.022 (0.558) 0.100 0.070 (1.77) SEATING 0.014 (0.356) BSC 0.045 (1.15) PLANE \* THE RESERVE TO THE 0.008 (0.204) 0.0192 (0.49) SEATING 0.0138 (0.35) PLANE 0.0099 (0.25) 0.0075 (0.19) 0.0098 (0.25) 0.0500 (1.27) 0.0040 (0.10) 0.0075 (0.19) 0.0160 (0.41)

### 16-Lead SOIC (R-16W) (Wide Body)



REV. D –11–

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

### 18-Lead Plastic (N-18)

### 20-Lead PLCC (P-20A)





## ADG508F/ADG509F/ADG528F—Revision History

| Location                                       | Pag         | ge |
|------------------------------------------------|-------------|----|
| Data Sheet changed from REV. C to REV. D.      |             |    |
| Changes to Ordering Guide                      | . <b></b> . | 1  |
| Changes to Specifications table                | . <b></b> . | 2  |
| MAX RATINGS changed                            | . <b></b> . | 4  |
| Deleted 16-Lead Cerdip from Outline Dimensions | 1           | 11 |
| Deleted 18-Lead Cerdip from Outline Dimensions | 1           | 12 |

-12- REV. D